234
CHAPTER 7 16-bit I/O timer
Table 7.3-3 Functions of Input Capture Control Status Register (ICS01)
bit name
Function
bit0
bit1
EG01, EG00:
Input capture 0 edge
select bits
These bits enable or disable the operation of input capture 0.The
edge detected by input capture 0 is selected when the operation
of input capture 0 is enabled.
EG01, EG00 = "00
B
": The operation of input capture 0 is
disabled and no edge is detected.
EG01, EG00= "00
B
": The operation of input capture 0 is
enabled and the edge is detected.
bit2
bit3
EG11, EG10:
Input capture 1 edge
select bits
These bits enable or disable the operation of input capture 1.The
edge detected by input capture 1 is selected when the operation
of input capture 1 is enabled.
EG01, EG00= "00
B
": The operation of input capture 1 is
disabled and no edge is detected.
EG01, EG00= "00
B
": The operation of input capture 1 is
enabled and the edge is detected.
bit4
ICE0:
Input capture 0 interrupt
enable bit
This bit enables or disables an interrupt when the edge is
detected by input capture 0.
When set to "0": No interrupt is generated even when the
valid edge is detected by input capture 0.
When set to "1": An interrupt is generated when the valid
edge is detected by input capture 0.
bit5
ICE1:
Input capture 1 interrupt
enable bit
This bit enables or disables an interrupt when the edge is
detected by input capture 1.
When set to "0": No interrupt is generated even when the
edge is detected by input capture 1.
When set to "1": An interrupt is generated when the edge is
detected by input capture 1.
bit6
ICP0:
Input capture 0 valid
edge detection flag bit
This bit indicates the edge detection by input capture 0.
•
When the valid edge selected by the input capture 0 edge
select bits (EG01, EG00) is detected, the ICP0 bit is set to 1.
•
When the valid edge is detected by input capture 0 (ICP0 =
1) when an interrupt due to the edge detection by input
capture 0 is enabled (ICE0 = 1), an interrupt is generated.
When set to "0": The bit is cleared.
When the bit is set to "1": No effect.
When EI
2
OS started: Bit cleared
Read by read modify write instructions: 1 is always read.
bit7
ICP1:
Input capture 1 valid
edge detection flag bit
This bit indicates the edge detection by input capture 1.
•
When the valid edge selected by the input capture 1 edge
select bits (EG11, EG10) is detected, the ICP1 bit is set to
"1".
•
When the valid edge is detected by input capture 1 (ICP1 =
1) when an interrupt due to the edge detection by input
capture 1 is enabled (ICE1 = 1), an interrupt is generated.
When set to "0": The bit is cleared.
When the bit is set to "1": No effect.
When EI
2
OS started: Bit cleared
Read by read modify write instructions: "1" is always read.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......