85
CHAPTER 3 CPU
3.5.13
Operation of EI
2
OS
The flowchart of operation of the EI
2
OS using the microcode in the CPU is shown
below:
■
Operation of EI
2
OS
Figure 3.5-15 Flowchart of Operation of EI
2
OS
Address setting for IOA
(Data transfer)
Address setting for BAP
(-1)
Updating value
is by BW
Updating value
is by BW
NO
NO
NO
NO
NO
NO
NO
YES
YES
YES
YES
YES
YES
YES
EI
2
OS terminate processing
Interrupt request generate
from peripheral resource
Termination by the
termination request from
a peripheral resource ?
ISE=1
ISD/ISCS rread
Clear of peripheral
resourceinterruptewquest
CPU operation return
DCT decrement
Set "00
B
" to S1, S0
DIR=1?
IF=0?
BF=0?
DCT="00
H
"?
Address setting for BAP
(Data transfer)
Address setting for IOA
Interrupt processing
Clear ISE to "0"
Interrupt processing
BAP updating
IOA updating
Set "11
B
" to S1, S0
Set "01
B
" to S1, S0
SE=1?
ISD
ISCS
IF
BW
BF
DIR
SE
DCT
IOA
BAP
ISE
S1,S0
: EI
2
OS descriptor
: EI
2
OS status register
: IOA update/fixed select bit
: Transfer data length specification bit
: BAP update/fixed select bit
: Data transfer direction specification bit
: EI
2
OS terminate control bit
: Data counter
: I/O address pointer
: Buffer address pointer
: EI
2
OS enable bit (ICR)
: EI
2
OS status (ICR)
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......