408
CHAPTER 14 UART0
●
Division ratio based on communication prescaler (common between asynchronous and clock
synchronous modes)
The frequency divide ratio of the machine clock is set by the divide ratio select bits (CDCR0: DIV3 to
DIV0) in the communication prescaler control register.
●
Baud Rate (Asynchronous Mode)
The baud rate in asynchronous/clock-synchronous mode is generated by dividing the output clock
frequency of the communication prescaler by 2, 4, 8, 16, or 32.The divide ratio is set by the clock input
source select bits (SMR0: CS2 to CS0).
Table 14.5-1 Division Ratio Based on Communication Prescaler
Machine
clock
φ
(MHz)
Divide
ratio
div
Communication Prescaler Control
Register
(CDCR0)
Division result
φ
/div
(MHz)
DIV3
DIV2
DIV1
DIV0
4
4
1
1
0
0
1
6
6
1
0
1
0
8
8
1
0
0
0
6
3
1
1
0
1
2
8
4
1
1
0
0
10
5
1
0
1
1
12
6
1
0
1
0
14
7
1
0
0
1
16
8
1
0
0
0
8
2
1
1
1
0
4
12
3
1
1
0
1
16
4
1
1
0
0
16
2
1
1
1
0
8
div: Division ratio based on communication prescaler
Table 14.5-2 Baud Rate (Asynchronous Mode)
Baud rate selection bit
Baud Rate (bps)
Calculation
CS2
CS1
CS0
φ
/div=2MHz
φ
/div=4MHz
φ
/div=8MHz
0
0
0
9,615
19,230
38,460
(
φ
/ div) / (8
×
13
×
2)
0
0
1
4,808
9,615
19,230
(
φ
/ div) / (8
×
13
×
2
2
)
0
1
0
2,404
4,808
9,615
(
φ
/ div) / (8
×
13
×
2
3
)
0
1
1
1,202
2,404
4,808
(
φ
/ div) / (8
×
13
×
2
4
)
1
0
0
31,250
62,500
-
(
φ
/ div) /2
6
φ
:Machine clock
div: Division ratio based on communication prescaler
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......