28
CHAPTER 3 CPU
Figure 3.1-7 "Example of Bank Addressing" shows the relationships between the memory space divided
into banks and each register.
Figure 3.1-7 Example of Bank Addressing
■
Bank Addressing and Default Space
To improve the instruction code efficiency, the default space shown in Table 3.1-2 "Addressing and Default
Spaces" is determined for each instruction in each addressing type. To use any bank space other than the
default space, specify the prefix code for that bank space before the instruction, which makes the arbitrary
bank space corresponding to the prefix code accessible.
Note:
For details, see 3.2 "Dedicated Registers".
Program space
Additional space
User stack space
Data space
System stack space
FF
H
0F
H
0D
H
0B
H
07
H
PCB (Program bank register)
ADB (Additional bank register)
USB (User stack bank register)
DTB (Data bank register)
SSB (System stack bank register)
FFFFFF
H
FF0000
H
0FFFFF
H
0 F 0 0 0 0
H
0DFFFF
H
0D0000
H
0BFFFF
H
0B0000
H
07FFFF
H
0 7 0 0 0 0
H
0 0 0 0 0 0
H
Physical address
Table 3.1-2 Addressing and Default Spaces
Default Spaces
Addressing
Program space
PC indirect addressing, program-access addressing, branch instruction
addressing
Data space
Addressing with @RW0, @RW1, @RW4, @RW5, @A, addr16, and dir
Stack space
Addressing with PUSHW, POPW, @RW3, and @RW7PUSHW, POPW,
@RW3, @RW7
Additional space
Addressing with @RW2 and @RW6@RW2, @RW6
Note:
For details on the prefix codes, see 3.4 "Prefix Codes".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......