212
CHAPTER 6 Watchdog timer
6.3.1
Watchdog timer control register (WDTC)
The watchdog timer control register starts and clears the watchdog timer, sets the
interval time, and holds reset factors.
■
Watchdog timer control register (WDTC)
Figure 6.3-2 Watchdog timer control register (WDTC)
WT0
0
1
0
1
WT1
0
0
1
1
approx. 3.58ms
approx. 14.33ms
approx. 57.23ms
approx. 458.75ms
approx. 4.61ms
approx. 18.3ms
approx. 73.73ms
approx. 589.82ms
2
14
±
2
11
/HCLK
2
16
±
2
13
/HCLK
2
18
±
2
15
/HCLK
2
21
±
2
18
/HCLK
Interval time select bit (timebase timer output select)
bit1
bit0
PONR
1
*
*
*
WRST
X
1
*
*
ERST
X
*
1
*
SRST
X
*
*
1
Reset factor bit
Reset factor
Watchdog reset
External reset (Low level input to RST pin)
Software reset (write "1" to RST bit)
bit7 bit5 bit4 bit3
Reset value
XXXXX111
B
4
5
3
2
1
6
R
-
R
R
R
W
W
W
0
7
R
: Read only
W
: Write only
*
: The previous state is held.
X
: Undefined
WTE
Watchdog timer control bit
First programming after reset:
Start up the watchdog timer
No effect
Twice or more programming after reset :
Clear the watchdog timer
0
1
bit2
Interval time
Clock cycle
Min
Max
WT0
0
1
0
1
WT1
0
0
1
1
approx. 0.457s
approx. 3.584s
approx. 7.168s
approx. 14.336s
approx. 0.576s
approx. 4.608s
approx. 9.216s
approx. 18.432s
2
12
±
2
9
/SCLK
2
15
±
2
12
/SCLK
2
16
±
2
13
/SCLK
2
17
±
2
14
/SCLK
Interval time select bit (clock timer outpu select)
bit1
bit0
Interval time
Clock cycle
Min
Max
HCLK: Oscillation clock
The parenthesized values are interval time when the oscillation
clock operates at HCLK 4 MHz.
SCLK: Sub clock
The parenthesized values are interval time when the oscillation
clock operates at SCLK 8.192 kHz.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......