424
CHAPTER 14 UART0
14.6.4
Master/slave type communication function (multi
processor mode)
Operation mode 1 allows communication between multiple CPUs connected in a
master/slave configuration.Note, however, that the function is available only to the
master side.
■
Master/Slave Mode Communication Function
The UART0 requires the settings shown in Figure 14.6-9 to operate in operation mode 1.
Figure 14.6-9 Setting about UART0 operating mode 1
●
Inter-CPU connection
One master CPU and two or more slave CPUs are connected to a pair of common communication lines to
make up the master/slave communication system.The UART0 can be used only as the master CPU.
Figure 14.6-10 Example of Master/Slave Mode Communication Connect for UART0
CL AD
RXE TXE
REC
PEN P SBL
SCR0
SMR0
0
1
0
0
1
0
0
RIE TIE
CS1 CS0
SCKE SOE
Re-
served
MD1 MD0 CS2
RDRFTDRE
Setting transmission data (Write)
/hold reception data (Read)
PE ORE FRE
SSR0
SIDR0/SODR0
DDR port direction register
bit15 14
13
12
11
10
9
bit8 bit7
6
5
4
3
2
1
bit0
: Setting "0"
0
: Setting "1"
1
: Unused bit
: Used bit
: Undefined bit
Setting "0" corresponding bit
used as SIN0 input pin, SCK0
input pin
SOT
SIN
SOT
SIN
SOT
SIN
Master CPU
Slave CPU #0
Slave CPU #1
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......