442
CHAPTER 15 UART1
Table 15.3-4 Functions of Serial Status Register 1 (SSR1) (1/2)
bit name
Function
bit8
TIE:
Transmit interrupt
request enable bit
Enable or disable send interrupt.
When set to "1": A receive interrupt request is issued when
data written to the serial output data register 1 (SODR1) is
sent to the transmit shift register (bit 11: TDRE = 1).
bit9
RIE:
Receive interrupt request
enable bit
Enable or disable receive data.
When set to 1: A receive interrupt request is issued when
receive data is loaded to the serial input data register 1
(SIDR1) (bit 12: RDRF = 1) or when a receive error occurs
(bit 15: PE = 1, bit 14: ORE = 1, or bit 13: FRE = 1).
bit10
BDS:
Transfer direction select
bit
This bit sets the direction of serial data transfer.
When set to 0: Transfers data from least significant bit (LSB
first)
When set to 1: Transfers data from most significant bit
(MSB first)
Note:
At reading and writing data from and to the serial data
register, data is written to the serial output data register
(SODR1) and then the transfer direction select bit (BDS) is
rewritten to switch between the upper bits and the lower bits
of data. In this case the written data becomes invalid.
bit11
TDRE:
Transmit data write flag
bit
Show the status of the serial output data register 1.
• This bit is cleared to "0" when send data is written to the
serial output register 1(SODR1).
• This bit is set to "1" when data is loaded to the send shift
register and transmission starts.
• When a transmission interrupt is enabled (bit 8: TIE = 1), a
transmit interrupt request is issued when data written to the
serial output data register 1(SODR1) is transmitted to the
transmit shift register (bit 11: TDRE=1).
bit12
RDRF:
Receive data load flag bit
Show the status of the serial input data register 1 (SIDR1).
• This bit is set to "1" when receive data is loaded to the serial
input register 1 (SIDR1).
• This bit is cleared to "0" when data is read from the SIDR1.
• When a receive interrupt is enabled (bit 9: RIE = 1), a receive
interrupt request is issued when receive data is loaded to the
serial input data register 1 (SIDR1).
bit13
FRE:
flaming error flag bit
Detect a framing error in receive data.
• This bit is set to "1" when a framing error occurs.
• This bit is cleared when 0 is written to the receive error flag
clear bit (SCR1 register bit 10: REC).
• When a receive interrupt is enabled (bit 9: RIE = 1), a receive
interrupt request is issued when a framing error occurs.
• When the framing error flag bit is set (bit 13: FRE = 1), data
in the serial input data register 1 (SIDR1) is invalid.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......