414
CHAPTER 14 UART0
●
Inter-CPU connection method
Either 1-to-1 connection or master/slave type connection can be selected for the inter-CPU controller.In
both cases, the data length, parity, synchronous or asynchronous mode, etc., must be the same for all
CPUs.The operation modes are selected as follows.
•
For one-to-one connection, the same operation mode (either operation mode 0 or 2) must be adopted for
the two CPUs.For asynchronous transfer, set operation mode 0 (SMR0: MD1, MD0 = "00
B
"). For
clock-synchronous transfer, set operation mode 2 (SMR0: MD1, MD0 = "10
B
").
•
For master/slave connection, set operation mode 1 (SMR0: MD1, MD0 = "01
B
").When operation mode
1 is set, use the device as the master.For this connection, select no parity and a data length of 8 bits.
●
Synchronous type
For the operation modes, either the asynchronous mode (start-stop synchronization) or the clock-
synchronous mode can be selected.
●
Signal type
The UART0 can only handle the NRZ (Non Return to Zero) data format.
●
Start of transmission/reception
•
Transmission starts when the transmission enable bit (SCR0: TXE) in the serial control register is set to
"1".
•
Reception starts when the reception enable bit of the serial control register (SCR0: RXE) is set to "1".
●
Stop of transmission/reception
•
Transmission starts when the transmission enable bit (SCR0: TXE) in the serial control register is set to
"0".
•
Reception starts when the reception enable bit (SCR0: RXE) in the serial control register is set to "0".
●
Stop during transmission/reception
•
When the reception in process is disabled (SCR0: RXE = 0) (during data input to the reception shift
register), the device stops reception after receiving the current frame of data completely and storing the
received data to serial input data register 0 (SIDR0).
•
When transmission is disabled during transmission (during data output from the transmission shift
register) (SCR1 register bit 8: TXE = 0), transmission stops after transmission of one frame to the
transmission shift register from the serial output data register 1
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......