335
CHAPTER 12 DTP/external interrupt
12.3.2
DTP/external interrupt enable register (ENIR)
The DTP/external interrupt enable register (ENIR) enables/disables the DTP/external
interrupt request for external interrupt pins (INT7 to INT4) and the RX pin respectively.
■
DTP/external interrupt enable register (ENIR)
Figure 12.3-3 DTP/external interrupt enable register (ENIR)
Reset value
00000000
B
4
5
3
2
1
0
bit7 to bit4,bit0
6
7
R/W : Read/Write
: Reset value
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0
1
EN7 to EN4,EN0
DTP/external interrupt diszbled
DTP/external interrupt enabled
DTP/external interrupt request enable bit
Re-
served
bit3 to bit1
0
Reserved
Be sure to set to "0".
Reserved bit
Re-
served
Re-
served
Table 12.3-3 Functions of DTP/External Interrupt Enable Register (ENIR)
bit name
Function
bit0,
bit4
to
bit7
EN7 to EN4, EN0:
DTP/external interrupt
request enable bits
This register enables or disables DTP/external interrupt requests via the DTP/
external interrupt pin or RX pin.
When the DTP/external interrupt request flag bit (EIRR: ER) is set to "1" with the
DTP/external interrupt request enable bit (ENIR: EN) containing "1", an interrupt
request is generated to the corresponding DTP/external interrupt pin or RX pin.
Reference:
The state of the DTP/external interrupt pin or RX pin can be read directly using
the port data register irrespective of the setting of the DTP/external interrupt
request enable bit.
Table 12.3-4 Correspondence between DTP/External Interrupt Pins, DTP/External Interrupt
Request Flag Bits, and DTP/External Interrupt Request Enable Bits
DTP/External Interrupt Pins
DTP/External interrupt
request flag bits
DTP/external interrupt
request enable bits
RX
ER0
EN0
INT4
ER4
EN4
INT5
ER5
EN5
INT6
ER6
EN6
INT7
ER7
EN7
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......