357
CHAPTER 13 8/10-bit A/D converter
Table 13.3-2 Function of Each Bit of A/D Control Status Register (High) (ADCS: H) (1/2)
bit name
Function
bit8
Reserved: reserved bit
Always set this bit to "0".
bit9
STRT:
A/D conversion software
start bit
This bits starts the 8-/10-bit A/D converter by software.
When set to "1": Starts 8-/10-bit A/D converter
•
If A/D conversion pauses in the pause-conversion mode, it is
resumed by writing "1" to the STRT bit.
When set to "0": Disabled.
The state remains unchanged.
Read: The bit returns "1" when byte/word instructions.
The bit returns "0" when read-modify-write instructions.
Note:
Do not perform forcible termination (BUSY = 0) and software
start (STRT = 1) of the 8-/10-bit A/D converter simultaneously.
bit10
bit11
STS1, STS0:
A/D conversion start
trigger select bits
These bits select the trigger to start the 8-/10-bit A/D converter.
If two or more start triggers are set (except STS1, STS0="00
B
"), the
8-/10-bit A/D converter is started by the first-generated start trigger.
Note:
Start trigger setting should be changed when the operation of
resource generating a start trigger is stopped.
bit12
PAUS:
Pause flag bit
This bit indicates the A/D conversion operating state when the
EI
2
OS function is used.
•
The PAUS bit is enabled only when the EI
2
OS function is used.
•
A/D conversion pauses while the A/D conversion results are
transferred from the A/D data register (ADCR) to
memory.When A/D conversion pauses, the PAUS bit is set to
"1".
•
After transfer of the A/D conversion results to memory, the 8-/
10-bit A/D converter automatically resumes A/D
conversion.When A/D conversion is started, the PAUS bit is
cleared to "0".
bit13
INTE:
Interrupt request flag bit
This bit enables or disables output of an interrupt request.
•
When the interrupt request flag bit is set with an interrupt
request enabled (INTE = 1), an interrupt request is generated.
Note:
Always set this bit to 1 when the EI
2
OS function is used.
bit14
INT:
Interrupt request flag bit
This bit indicates that an interrupt request is generated.
•
When A/D conversion is terminated and its results are stored in
the A/D data register (ADCR), the INT bit is set to "1".
•
When the interrupt request flag bit is set (INT = 1) with an
interrupt request enabled (INTE = 1), an interrupt request is
generated.
When set to "0": The bit is cleared.
When the bit is set to "1": No effect.
When EI
2
OS function started: Cleared
Note:
To clear the INT bit, write "0" when the 8-/10-bit A/D converter
is stopped.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......