527
CHAPTER 16 CAN controller
16.3.20
Message Buffers
The message buffers consist of ID register, DLC register, and data register and are used
for transmission/reception of messages.
■
Message Buffers
•
There are 8 message buffers.
•
One message buffer x (x = 0 to 7) consists of the ID register (IDRx), DLC register (DLCRx), and data
register (DTRx).
•
The message buffer (x) is used to transmit and receive messages.
•
Higher priority is given to smaller number message buffer.
- At transmission, if a transmit request is generated to more than one message buffer, transmission is
started with the message buffer with the smallest number.
- At receiving, if the received message ID passes the acceptance filter (which compares received
message ID with message buffer ID after acceptance masking) set in more than one message buffer,
the received message is stored in the message buffer with the smallest number.
•
If the same acceptance filter is set in more than one message buffer, it can be used as multiple message
buffers.This provides sufficient time to perform receiving.
Notes:
1)
Write by words to the message buffer area and general-purpose RAM area. At writing by
bytes, undefined data is written to the upper bytes when writing to the lower bytes is
performed. Writing to the upper bytes is ignored.
2)
The message buffer (x) area disabled by the message buffer enable register (BVALR:
BVALx = 0) can be used as a general-purpose RAM area. However, during transmitting
or receiving, it may take up to 64 machine cycles to access the message buffer area and
general - purpose RAM area.
Reference:
•
For details on transmission, see 16.5.1 Transmission.
•
For details on reception, see 16.5.2 Reception.
•
See 16.5.4 Setting Multiple Message Receiving for details of the configuration of the
multiple message buffer.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......