304
CHAPTER 10 8/16-bit PPG timer
Table 10.3-3 Functions of PPG1 Operation Mode Control Register (PPGC1)
bit name
Function
bit8
Reserved: reserved bit
Always set this bit to "1".
bit9
bit10
MD1, MD0:
Operation mode select
bits
These bits set the operation mode of the 8-/16-bit PPG timer.
(Any mode other than 8-bit PPG output 2-channel
independent operation mode)
• Use a word instruction to set the PPG operation enable bits
(PEN0 and PEN1) at one time.
• Do not set operation of only one of the two channels (PEN1 =
0/PEN0 = 1 or PEN1 = 1/PEN0 = 0).
Note:
Do not set the MD1 and MD0 bits to "10
B
".
bit11
PUF1:
Underflow generation
flag bit
8-bit PPG output 2-channel independent operation mode,
8+8-bit PPG output operation mode: When the value of the
PPG1 down counter is decremented from "00
H
" to "FF
H
",
an underflow occurs (PUF1 = 1).
16-bit PPG output operation mode: When the values of the
PPG0 and PPG1 down counters are decremented from
"0000
H
" to "FFFF
H
", an underflow occurs (PUF1 = 1).
• When an underflow occurs (PUF1 = 1) with an underflow
interrupt enabled (PIE1 = 1), an interrupt request is generated.
When set to "0": The bit is cleared.
When the bit is set to "1": No effect.
Read by read modify write instructions: "1" read
bit12
PIE1:
Underflow interrupt
enable bit
This bit enables or disables an interrupt.
When set to 0: No interrupt request is generated even at
underflow (PUF1 = 1)
When set to 1: Interrupt request is generated at underflow
(PUF1 = 1)
bit13
PE1:
PPG1 Pin output enable
bit
This bit switches the PPG1 pin function to enable or disable the
pulse output.
When set to 0: Functions as general-purpose I/O port
The pulse output is disabled.
When set to 1: PPG0 pin functions as PPG0 output pin.
The
pulse output is enabled.
bit14
Unused bits
Read: The value is undefined.
Write: No effect
bit15
PEN1:
PPG1 operation enable
bit
This bit enables or disables the count operation of the 8-/16-bit
PPG timer 1.
When set to 0: Count operation disabled
When set to 1: Count operation enabled
• When the count operation is disabled (PEN1 = 0), the output
is held at a Low level.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......