21
CHAPTER 3 CPU
■
ROM Area
●
Vector table area (address: FFFC00
H
to FFFFFF
H
)
•
The vector table is provided for reset and interrupts.
•
This area is allocated at the top of the ROM area. And The starting address of the corresponding
processing routine is set to the address of each vector table as data.
●
Program area (address: to FFFBFF
H
)
•
ROM is contained as the internal program area.
•
The capacity of the internal ROM depends on the product.
■
RAM Area
●
Data area (address: 000100
H
to 000900
H
)
•
Static RAM is contained as the internal data area.
•
The capacity of the internal RAM depends on the product.
●
General-purpose register area (address: 000180
H
to 00037F
H
)
•
Auxiliary registers for operations or transfer of the 8-bit, 16-bit, or 32-bit data are allocated in this area.
•
This area is allocated to part of the RAM area, and can also be used as ordinary RAM.
•
When this area is used as general-purpose registers, they can be accessed quickly using a short
instruction through general-purpose register addressing.
●
Expanded intelligent I/O service (EI
2
OS) descriptor area (address: 000100
H
to 00017F
H
)
•
This area holds the transfer mode, I/O address, transfer count, and buffer address.
•
This area is allocated to part of the RAM area, and can also be used as ordinary RAM.
■
I/O Area
●
Interrupt control register area (address: 0000B0
H
to 0000BF
H
)
The interrupt control registers (ICR00 to ICR15) correspond to all resources with an interrupt function, and
control the setting of interrupt level and EI
2
OS.
●
Resource control register area (address: 000020
H
to 0000AF
H
)
This area controls the resource function and data I/O.
●
I/O port control register area (address: 000000
H
to 00001F
H
)
This area controls the I/O ports and data I/O.
■
Extended I/O Area
●
Peripheral function control register area (address: 003900
H
to 003FFF
H
)
This area controls the resource function and data I/O.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......