
438
CHAPTER 15 UART1
Table 15.3-2 Functions of Serial Control Register 1 (SCR1)
bit name
Function
bit8
TXE:
Transmit enable bit
Enable or disable the UART1 for sending.
When set to "0": Transmission disabled
When set to "1": Transmission enabled
Note:
When transmitting is disabled during transmitting, transmitting stops
after the data in the serial input data register being transmitted is
completed in the serial input data register.-
To set this bit to "0", after writing data to SODR1, wait for a time of 1/
16th of the baud rate in the asynchronous mode and for a time equal to
or more than the baud rate in the synchronous mode.
bit9
RXE:
Receive enable bit
Enable or disable the UART1 for receiving.
When set to "0": Reception disabled
When set to "1": Reception enabled
Note:
When receiving is "disabled" during receiving, receiving stops after the
data being received is stored in the serial input data register.
bit10
REC:
Receive error flag
clear bit
Clear the receive error flags (bit 15 to 13: PE, ORE and FRE) of the serial
status register (SSR1) to "0".
When set to "0": Clears PE, ORE and FRE flags
When set to "1": No effect
When read: 1 always read
Note:
When a receive interrupt is "enabled" (bit 9: RIE = 1), set the bit10:
REC bit to "0" only when any one of the PE, ORE and FRE flags is set
to "1".
bit11
A/D:
Address/data select
bit
In operation mode 1 (asynchronous multiprocessor mode), set the data
format of the frame to be transmitted/received.
When bit set to "0": Data frame set
When bit set to "1": Address data frame set
bit12
CL:
Data-length select bit
Specify the length of send and receive data.
Note:
A data length of "7 bits" can be selected only in operation mode 0
(asynchronous normal mode).In operation modes 1 and 2
(asynchronous multiprocessor mode, Clock synchronous mode), be
sure to set a data length of "8 bits".
bit13
SBL:
Stop-bit length select
bit
Set the length of the stop bit (frame end mark of send data) in operation
modes 0 and 1 (multiprocessor mode, synchronous mode).
Note:
At receiving, only the first bit of the stop bit is always detected.
bit14
P:
Parity select bit
Select either odd or even parity when "with parity" (PEN = 1) is set.
bit15
PEN:
Parity addition
enable bit
Specify whether to add (at sending) and detect (at receiving) a parity bit.
Note:
A parity bit is not added in operation modes 1 and 2 (Multiprocessor
mode, Synchronous mode).Be sure to set this bit to "0".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......