xi
Precautions when Using Delayed Interrupt Generation Module...................................................... 327
Program Example of Delayed Interrupt Generation Module............................................................ 328
CHAPTER 12 DTP/external interrupt ............................................................................. 329
Overview of DTP/External Interrupt ................................................................................................. 330
Block Diagram of DTP/External Interrupt......................................................................................... 331
Configuration of DTP/External Interrupt........................................................................................... 333
DTP/external interrupt factor register (EIRR) ............................................................................. 334
DTP/external interrupt enable register (ENIR)............................................................................ 335
Detection Level Setting Register (ELVR) (High)......................................................................... 336
Detection Level Setting Register (ELVR) (Low) ......................................................................... 337
Explanation of Operation of DTP/External Interrupt ........................................................................ 338
External Interrupt Function ......................................................................................................... 341
DTP Function.............................................................................................................................. 342
Precautions when Using DTP/External Interrupt ............................................................................. 343
Program Example of DTP/External Interrupt Function .................................................................... 345
CHAPTER 13 8/10-bit A/D converter.............................................................................. 349
Overview of 8-/10-bit A/D Converter................................................................................................ 350
Block Diagram of 8-/10-bit A/D Converter ....................................................................................... 351
Configuration of 8-/10-bit A/D Converter ......................................................................................... 354
A/D Control Status Register (High) (ADCS: H)........................................................................... 356
A/D Control Status Register (Low) (ADCS: L) ............................................................................ 359
A/D Data Register (High) (ADCR: H).......................................................................................... 362
A/D Data Register (Low) (ADCR: L) ........................................................................................... 364
Analog input enable register (ADER) ......................................................................................... 365
Interrupt of 8-/10-bit A/D Converter ................................................................................................. 367
Explanation of Operation of 8-/10-bit A/D Converter ....................................................................... 368
Single-shot conversion mode ..................................................................................................... 369
Continuous conversion mode ..................................................................................................... 371
Pause-conversion mode ............................................................................................................. 373
2
OS Function ............................................................................................. 375
A/D-converted Data Protection Function .................................................................................... 376
Precautions when Using 8-/10-bit A/D Converter ............................................................................ 379
CHAPTER 14 UART0 ....................................................................................................... 381
Overview of UART0 ......................................................................................................................... 382
Block Diagram of UART0................................................................................................................. 384
Configuration of UART0................................................................................................................... 387
Serial control register 0 (SCR0).................................................................................................. 389
Serial mode register 0 (SMR0) ................................................................................................... 391
Serial status register 0 (SSR0) ................................................................................................... 393
Serial Input Data Register 0 (SIDR0) and Serial Output Data Register 0 (SODR0)................... 395
Communication Prescaler Control Register 0 (CDCR0)............................................................. 397
Serial edge select register 0 (SES0) .......................................................................................... 398
Interrupt of UART0........................................................................................................................... 399
Generation of Receive Interrupt and Timing of Flag Set ............................................................ 401
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......