343
CHAPTER 12 DTP/external interrupt
12.5
Precautions when Using DTP/External Interrupt
This section explains the precautions when using the DTP/external interrupt.
■
Precautions when Using DTP/External Interrupt Circuit
●
Condition of external-connected peripheral device when DTP function is used
•
When using the DTP function, the peripheral device must automatically clear a data transfer request
when data transfer is performed.
•
Inactivate the transfer request signal within three machine clocks after starting data transfer.If the
transfer request signal remains active, the DTP/external interrupt regards the transfer request signal as a
generation of next transfer request.
●
External interrupt input polarity
•
When the edge detection is set in the detection level setting register, the pulse width for edge detection
must be at least three machine clocks.
•
When a level causing an interrupt factor is input with level detection set in the detection level setting
register, the DTP/external interrupt request flag bit (EIRR: ER) in the DTP/external interrupt factor
register is set to 1 and the factor is held as shown in Figure 12.5-1.
With the factor held in the DTP/external interrupt request flag bit (EIRR: ER), the request to the interrupt
controller remains active if the interrupt request is enabled (ENIR: EN = 1) even after the DTP/external
interrupt factor is cancelled.To cancel the request to the interrupt controller, clear the DTP/external
interrupt request flag bit (EIRR: ER) as shown in Figure 12.5-2.
Figure 12.5-1 Clearing Factor Hold Circuit when Level Set
DTP/interrupt input
detection circuit
Enable gate
DTP/external
interrupt request
flag bit (EIRR: ER)
DTP/external
interrupt factor
To interrupt
controller
(interrupt request)
Hold the factor untill clearing
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......