526
CHAPTER 16 CAN controller
Table 16.3-21 Functions of Acceptance Mask Register (AMR)
Bit name
Function
bit0
:
:
:
bit7
AM21 to AM28:
Acceptance mask bit 28
to 21 (BYTE0)
These bits set whether to compare or mask each bit at collating
the acceptance code set in the ID register (IDR: IDx) with the
received message ID.
•
If the AMSx.1 or AMSx.0 bits of acceptance mask select
registers are set to 10
B
or 11
B
, always set the acceptance
mask register (AMR0 or AMR1) to be used, too.
Standard frame format (IDER: IDEx = 0): 11 bits from AM28 to
AM18 are used.
Extended frame format (IDER: IDEx = 1): 29 bits from AM28
to AM0 are used.
When AMx bit set to 0 (compare): The bits corresponding to the
AMx bit set to 0 are compared at collating the acceptance code
set in the ID register (IDR: IDx) with the received message ID.
When AMx bit set to 1 (mask): The bits corresponding to the
AMx bit set to 1 are masked at collating the acceptance code set
in the ID register (IDR: IDx) with the received message ID.
Note:
•
The acceptance mask select register (AMSR) should be set
after disabling the message buffer (x) to be set (BVALR:
BVALx = 0). Setting the acceptance mask select register
(AMSR) with the message buffer (x) enabled may store a
message unnecessary received.
bit8
:
:
:
bit15
AM20 to AM13:
Acceptance mask bit 20
to 13 (BYTE1)
bit0
:
:
:
bit7
AM12 to AM5:
Acceptance mask bit 12
to 5 (BYTE2)
bit11
:
:
:
bit15
AM4 to AM0:
Acceptance mask bit 4 to
0 (BYTE3)
Note:
To invalidate the message buffer (BVALR: BVAL = 0) with the CAN controller participating
in CAN communication (the read value of the CSR: HALT bit is 0 and the CAN controller
participating in CAN bus communication is ready to receive and transmit messages), follow
the cautions in Section 16.6 "Precautions when Using CAN Controller".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......