213
CHAPTER 6 Watchdog timer
Table 6.3-1 Functions of the Watching Timer Control Register (WDTC)
bit name
Function
bit0
bit1
WT1, WT0:
Interval time select bits
These bits set the interval time of the watchdog timer.
'The time interval when the watch timer is used as the clock
source to the watchdog timer (watchdog clock select bit WDCS
= 0) is different from when the main clock mode or the PLL
clock mode is selected as the clock mode and the WDCS bit in
the watch timer control register (WTC) is set to "1" as shown in
Figure 6.3-2 according to the settings of the WTC register.
•
Settings of the WTC register.
•
Write data after the watchdog timer is started is ignored.
•
These are write-only bits.
bit2
WTE:
Watchdog timer control
bit
This bit starts or clears the watchdog timer.
When set to "0" (first time after reset): The watchdog timer
is started.
When set to "0" (second or subsequent): The watchdog
timer is cleared.
bit6
Unused bits
Read: The value is undefined.
Write: No effect
bit3
to
bit7
PONR, WRST, ERST,
SRST:
Reset Factor Bit
These bits indicate reset factors.
•
When a reset occurs, the bit corresponding to the reset factor
is set to "1".After a reset, the reset factor can be checked by
reading the watchdog timer control register (WDTC).
•
These bits are cleared after the watchdog timer control
register (WDTC) is read.
Note:
No bit value other than the PONR bit after power-on reset is
assured.If the PONR bit is set at read, other bit values should
be ignored.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......