592
CHAPTER 19 512 KBIT FLASH MEMORY
19.7.1
Data Polling Flag (DQ7)
The data polling flag (DQ7) is a hardware sequence flag which mainly used to notify that
the automatic algorithm is executing or has been completed using the data polling
function.
■
Data Polling Flag (DQ7)
"State Transition of Data Polling Flag (State Change at Normal Operation)" and
"State Transition of Data Polling (State Change at Abnormal Operation)" give the state
transition of the data polling flag.
●
At programming
•
Read access during execution of the auto-programming algorithm causes flash memory to
output the reversed data of bit 7 last written.
•
Read access at the end of the auto-programming algorithm causes flash memory to output the
read value of bit 7 at the address to which read access was performed.
●
At chip/sector erasing
•
During executing chip and sector erasing algorithms, when read access is made to the
currently being erasing sector, bit 7 of flash memory outputs 0. When chip erasing/sector
erasing is terminated, bit 7 of flash memory outputs 1.
Table 19.7-3 State Transition of Data Polling Flag (State Change at Normal Operation)
Operating State
Programming
→
Completed
Chip and
Sector Erasing
→
Completed
Wait for Sector
Erasing
→
Started
Sector Erasing
→
Erasing
Suspended
(Sector being
Erased)
Sector Erasing
Suspended
→
Resume
(Sector being
Erased)
Sector Erasing
being
Suspended
(Sector not
being Erased)
DQ7
DQ7
→
DATA
:7
0
→
1
0
0
→
1
1
→
0
DATA:7
Table 19.7-4 State Transition of Data Polling (State Change at Abnormal Operation)
Operating
State
Programming
Chip and
Sector Erasing
DQ7
DQ7
0
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......