125
CHAPTER 3 CPU
■
Clock Mode
●
PLL clock mode
In PLL clock mode, the CPU and peripherals operate on a PLL multiplying clock of oscillation clock
(HCLK).
●
Main clock mode
In main clock mode, the CPU and peripherals operate on a clock with 2-frequency division of oscillation
clock (HCLK). In this mode, the PLL multiplying circuit stops.
●
Sub clock mode
In sub clock mode, the CPU and peripherals operate on a sub clock (SCLK).In this mode, the main clock
and PLL multiplying circuit stop.The sub clock oscillation stabilization wait time (approximately 2 s) is
generated at power on or at cancellation of the stop mode.If the clock mode is switched from main clock
mode to subclock mode, therefore, the oscillation stabilization wait time is generated.
■
CPU Intermittent operation mode
In CPU intermittent operation mode, the CPU performs the intermittent operation with the high-speed clock
supplied to the peripherals to reduce the power consumption.In this mode, the intermittent clock is input to
only the CPU at accessing registers, internal memory, resources, or at the external access.
■
Standby Mode
The standby mode causes the standby control circuit to stop the supply of an operation clock to the CPU or
peripherals or to stop the oscillation clock (HCLK) in order to reduce power consumption.
●
Sleep mode
The sleep mode stops supply of an operation clock to the CPU during operation in each clock mode.The
CPU stops and the peripherals operate in the clock mode before the transition to the sleep mode.The sleep
mode is divided into the main sleep mode, PLL sleep mode, and sub-sleep mode according to the clock
mode before the transition to the sleep mode.
●
Watch mode
The watch mode operates only the sub clock (SCLK) and watch timer.The main clock and PLL clock
stop.All peripherals except the watch timer stop.
Note:
There is no sub-clock in MB90F897S.
Note:
For the clock mode, see 3.7 "Clocks".
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......