xii
Generation of Transmit Interrupt and Timing of Flag Set ........................................................... 403
UART0 baud rate............................................................................................................................. 405
Baud rate by dedicated baud rate generator .............................................................................. 407
Baud Rate by Internal Timer (16-bit Reload Timer).................................................................... 410
Baud rate by external clock ........................................................................................................ 412
Explanation of Operation of UART0 ................................................................................................ 413
Operation in asynchronous mode (operation mode 0 or 1) ........................................................ 415
Operation at clock synchronous mode (operating mode 2) ........................................................ 419
Bidirectional Communication Function (Operation Modes 0 and 2) ........................................... 422
Master/slave type communication function (multi processor mode) ........................................... 424
Precautions when using UART0...................................................................................................... 427
CHAPTER 15 UART1 ....................................................................................................... 429
Overview of UART1 ......................................................................................................................... 430
Block Diagram of UART1................................................................................................................. 432
Configuration of UART1................................................................................................................... 435
Serial control register 1 (SCR1).................................................................................................. 437
Serial mode register 1 (SMR1) ................................................................................................... 439
Serial status register 1 (SSR1) ................................................................................................... 441
Serial Input Data Register 1 (SIDR1) and Serial Output Data Register 1 (SODR1) ................... 444
Communication Prescaler Control Register 1 (CDCR1)............................................................. 446
Interrupt of UART1........................................................................................................................... 448
Generation of Receive Interrupt and Timing of Flag Set ............................................................ 450
Generation of Transmit Interrupt and Timing of Flag Set ........................................................... 452
UART1 Baud Rate ........................................................................................................................... 453
Baud rate by dedicated baud rate generator .............................................................................. 455
Baud Rate by Internal Timer (16-bit Reload Timer) .................................................................... 458
Baud rate by external clock ........................................................................................................ 460
Explanation of Operation of UART1 ................................................................................................ 461
Operation in Asynchronous Mode (Operation Mode 0 or 1) ....................................................... 463
Operation in Clock Synchronous Mode (Operation Mode 2) ...................................................... 467
Bidirectional Communication Function (Operation Modes 0 and 2) ........................................... 469
Master/Slave Type Communication Function (Multiprocessor Mode) ........................................ 471
Precautions when Using UART1 ..................................................................................................... 474
Program Example for UART1 .......................................................................................................... 475
CHAPTER 16 CAN controller .......................................................................................... 477
Overview of CAN Controller ............................................................................................................. 478
Block Diagram of CAN Controller .................................................................................................... 479
Configuration of CAN Controller ...................................................................................................... 482
Control Status Register (High) (CSR: H) .................................................................................... 486
Control Status Register (Low) (CSR: L) ..................................................................................... 488
Last event indication register (LEIR) .......................................................................................... 491
Receive/Transmit Error Counter (RTEC) .................................................................................... 493
Bit timing register (BTR) ............................................................................................................. 495
Message buffer validating register (BVALR) .............................................................................. 499
IDE register (IDER) ..................................................................................................................... 501
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......