2
CHAPTER 1 OVERVIEW
1.1
Features of the MB90895 series
MB90895 series devices are 16-bit micro general-purpose controllers designed for
applications which need high-speed real-time processing. The devices of this series are
high-performance 16-bit CPU micro controllers em-ploying of the dual operation flash
memory and CAN controller on LQFP-48 small package.
The instruction system is based on the architecture of the F
2
MC family and provides
additional high-level language instructions, extended addressing modes, enhanced
multiply/divide instructions, and enriched bit processing instructions. A 32-bit
accumulator enables long-word data (32 bits) processing.
■
Features of the MB90895 series
●
Clock
•
Built-in PLL clock multiplying circuit
•
Machine clock (PLL clock) selectable from 1/2 frequency of oscillation clock or 1 to 4 multiples of
oscillation clock (4 MHz to 16 MHz when oscillation clock is 4 MHz)
•
Sub clock operation (8.192 kHz) (MB90F897)
•
Minimum instruction execution time: 62.5 ns (4-MHz oscillation clock, 4-multiplied PLL clock)
●
16-MB CPU memory space
•
Internal 24-bit addressing
●
Instruction system optimized for controllers
•
Various data types (bit, byte, word, long word)
•
23 types of addressing modes
•
Enhanced signed instructions of multiplication/division and RETI
•
High-accuracy operations enhanced by 32-bit accumulator
●
Instruction system for high-level language (C language)/multitask
•
System stack pointer
•
Enhanced pointer indirect instructions
•
Barrel shift instructions
●
Higher execution speed
•
4-byte instruction queue
●
Powerful interrupt function
•
Powerful interrupt function with 8 levels and 34 factors
●
CPU-independent automatic data transfer function
•
Extended intelligent I/O service (EI
2
OS): Maximum 16 channels
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......