565
CHAPTER 17 Address Match Detecting Function
■
E
2
PROM Memory Map
Figure 17.4-3 shows the allocation of the patch program and data at storing the patch program in E
2
PROM.
Figure 17.4-3 Allocation of E
2
PROM Patch Program and Data
●
Patch program byte count
The total byte count of the patch program (main body) is stored.If the byte count is "00
H
", it indicates that
no patch program is provided.
●
Detect address (24 bits)
The address where the instruction code is replaced by the INT9 instruction code due to program error is
stored.This address is set in the detection address setting registers (PADR0 and PADR1).
●
Patch program (main body)
The program executed by the INT9 interrupt processing when the program address matches the detect
address is stored.Patch program 0 is allocated from any predetermined address.Patch program 1 is allocated
from the address indicating <starting address of patch program 0 + total byte count of patch program 0>.
0 0 0 0
H
0 0 0 1
H
0 0 0 2
H
0 0 0 3
H
0 0 0 4
H
0 0 0 5
H
0 0 0 6
H
0 0 0 7
H
0 0 1 0
H
0 0 2 0
H
Patch program0
PADR0
Address
E
2
PROM
Patch program1
(main body)
Patch program0
(main body)
Patch program byte count
Detect address0 (Low)
Detect address0 (Middle)
Detect address0 (High)
Patch program byte count
Detect address1 (Low)
Detect address1 (middle)
Detect address1 (High)
PADR1
Patch program1
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......