601
CHAPTER 19 512 KBIT FLASH MEMORY
19.8.2
Data programming to flash memory
This section explains the procedure for inputting the program command to program
data to flash memory.
■
Data Programming to Flash Memory
•
In order to start the data programming automatic algorithm, continuously transmit the program
command in the command sequence table from CPU to flash memory.
•
At completion of data programming to a target address in the fourth cycle, the automatic
algorithm starts automatic programming.
●
How to specify address
•
Only even addresses can be specified for the programming address specified by programming
data cycle. Specifying odd addresses prevents correct writing. Writing to even addresses must
be performed in word data units.
•
Programming is possible in any address order or even beyond sector boundaries. However,
execution of one programming command permits programming of data for only one word.
●
Notes on data programming
•
The bit data 0 cannot be returned to the bit data 1 by programming. When the bit data 0 is
programmed to data 1, the data polling algorithm (DQ7) or toggling (DQ6) is not terminated
and the flash memory is considered faulty; the timing limit over flag (DQ5) is determined as an
error.
•
When data is read in the read/reset state, the bit data remains 0. To return the bit data to 1
from 0, erase flash memory data.
•
All commands are ignored during automatic programming.
•
If a hardware reset occurs during programming, data being programmed to addresses is not
assured. Please re-try from chip delete or sector erase.
■
Data Programming Procedure
•
"Example of Data Programming Procedure" gives an example of the procedure
for programming data into flash memory. The hardware sequence flags can be used to check
the operating state of the automatic algorithm in flash memory. The data polling flag (DQ7) is
used for checking the completion of programming to flash memory in this example.
•
Flag check data should be read from the address where data was last written.
•
Because the data polling flag (DQ7) and the timing limit over flag (DQ5) change at the same
time, the data polling flag (DQ7) must be checked even when the timing limit over flag (DQ5) is
1.
•
Similarly, since the toggle bit flag (DQ6) stops toggling at the same time the timing limit over
flag (DQ5) changes to 1, the toggle bit flag (DQ6) must be checked.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......