479
CHAPTER 16 CAN controller
16.2
Block Diagram of CAN Controller
The CAN controller consists of two types of registers; one controls the CAN controller
and the other controls each message buffer.
■
Block Diagram of CAN Controller
Figure 16.2-1 Block Diagram of CAN Controller
The pin names in the block diagram are as follows:
TX pin: P43/TX
RX pin: P44/RX
TX
F
2
MC-16LX bus
CPU operating
clock
Prescaler
(divided by 1 to 64)
Bit timing generating circuit
Operating clock (TQ)
Sing segment
Time segment 1
Time segment 2
Node status
transfer interrupt
generating circuit
Node status
transfer interrupt
signal
Transmission
buffer clear
Transmission buffer
Arbitration lost
Transmission
buffer
Set and clear of transmission buffer
Setting of reception buffer
Set and clear of reception buffer
Setting of
reception buffer
ID select
Transmission
competion
interrupt signal
Reception
completion
interrupt circuit
CRC
generating
circuit
ACK
generating
circuit
Transmission completion
interrupt generating circuit
Acceptance
filter
Reception buffer
determine circuit
Reception complemet
interrupt generating
circuit
RAM address
generating circuit
Transmission
DLC
Reception
DLC
Stuff error
Reception buffer
Reception buffer, transmissio buffer, reception DLC, transmission DLC, ID selection
Arbitration lost
Arbitration
check
Acknowledge
error check
ACK error
Form error
Bit error
check
Form error
check
Bit error
CRC error
Transmission
DLC
Reception
DLC
ID selection
Data
counter
Error frame
generating circuit
Output
driver
Input
latch
Pin
Pin
Over load frame
generating circuit
Acceptance
filter control circuit
Bit error, stuff error,
CRC error, frame error,
ACK error
Transmission shift
register
Reception shift
register
CRC generating circuit/
error check
Destuffing/
stuffing error check
Stuffing
Transmission buffer
determine circuit
Transmission/
reception sequencer
Error
control
circuit
Bus state
judge
circuit
Idle, interrupt,
suspend,
transmission,
reception,
error, over load
BTR
PSC
TS1
TS2
RSJ
TOE
TS
RS
HALT
NIE
NT
NS1,0
CSR
RTEC
BVALR
TREQR
TCANR
TRTRR
RFWTR
TCR
TIER
RCR
RIER
RRTRR
ROVRR
AMSR
AMR0
AMR1
0
1
LEIR
IDR0 to 7
DLCR0 to 7
DTR0 to 7
RAM
RX
IDER
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......