
487
CHAPTER 16 CAN controller
Table 16.3-2 Functions of Control Status Register (High) (CSR: H)
bit name
Function
bit8
bit9
NS1, NS0:
Node status bits
The combination of the NS1 and NS0 bits indicates the current
node status.
"00
B
": Error active
"01
B
": Warning (error active)
"10
B
": Error passive
11
B
": Bus off
Note:
Warning is included in error active in the CAN
specifications as a node status.
bit10
NT:
Node status transition
flag bit
This bit indicates that the node status transits.
When node status transits: Bit set to "1"
1)Error active ("00
B
")
→
Warning ("01
B
")
2)Warning ("01
B
")
→
Error Passive ("10
B
")
3)Error Passive ("10
B
")
→
Bus off ("11
B
")
4)Bus off ("11
B
")
→
Error active ("00
B
")
(The parenthesized values are those for the NS1 and NS2 bits.)
When set to "0": The bit is cleared.
When set to "1": Disables bit setting
Read using read modify write instructions: "1" always read
bit11
to
bit13
Unused bits
Read: The value is undefined.
Write: No effect
bit14
RS:
Receive status bit
This bit indicates whether the message is being received.
Message being received: Bit set to "1"
•
For example, if the message is on the bus, even during
message transmitting, this bit is set to "1".Regardless of
whether the receive message passes the acceptance filter.
Error frame or overload frame on bus: Bit set to "0"
•
When the RS bit is "0", the bus halt state (HALT = 1), bus
intermission state and bus idle state are also included.
bit15
TS:
Transmit status bit
This bit indicates whether the message is being transmitted.
Message being transmitted: Bit set to "1"
Error frame or overload frame being transmitted: Bit set to
"0"
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......