382
CHAPTER 14 UART0
14.1
Overview of UART0
The UART0 is a general-purpose serial-data communication interface for synchronous
or asynchronous communication with external devices.
• Incorporates a bidirectional communication function (clock synchronous and
asynchronous modes)
• The master/slave communication function (multiprocessor mode) is incorporated.
• Capable of generating an interrupt request upon transmission, reception, or detection
of a reception error.
• Supports expansion intelligent I/O service (EI
2
OS)
■
Functions of UART0
●
Functions of UART0
The UART0 is a general-purpose serial data communication interface to exchange serial data with external
devices. Its functions are listed in Table 14.1-1.
Table 14.1-1 Function of UART0
Function
Data buffer
Full-duplicate double-buffer
Transfer mode
• Synchronous to clock (without start bit/stop bit and parity
bit)
• Asynchronous (start-stop synchronization to clock)
Baud rate
• Special-purpose baud-rate generator, selectable 10 types
• Any baud rate can be set by external clock.
• A clock supplied from the internal clock (16-bit reload timer
0) can be used.
Data length
• 7 bits (for asynchronous normal mode only)
• 8 bits
Signal type
NRZ (Non Return to Zero) type
Detection of receive error
• Framing error
• Overrun error
• Parity error (Not supported in operation mode 1)
interrupt request
• Detection of receive error
• Transmission interrupt (Transmission)
• Both the transmission and reception support EI
2
OS.
Master/slave type communication
function (multi processor mode)
This function enables communications between 1 (only use
master) and n (slave) (This function is used only as the master
side)
Note:
At clock synchronous transfer, data is transferred alone with neither start nor stop bit added.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......