130
CHAPTER 3 CPU
3.8.3
Low-power consumption mode control register (LPMCR)
The low-power consumption mode control register (LPMCR) transits an operation mode
to, and cancels the low-power consumption modes, generates an internal reset signal,
and sets the halt cycle count in the CPU intermittent operation mode.
■
Low-power consumption mode control register (LPMCR)
Figure 3.8-4 Low-power consumption mode control register (LPMCR)
0
Reserved
Be sure to set this bit to 0.
Reserved bit
Reset value
0 0 0 1 1 0 0 0
B
4
5
3
2
1
0
bit0
6
7
: Reset value
: Read/Write
R/W
: Write only
W
TMD
0
1
Transfer to clock mode or timebase timer mode
No effect
0 cycle (CPU clock = peripheral clock)
8 cycle (CPU clock: peripheral clock = 1: approx.3 to 4)
16 cycle (CPU clock: peripheral clock = 1: approx.5 to 6)
32 cycle (CPU clock: peripheral clock = 1: approx.9 to 10)
Clock mode bit
bit3
RST
0
1
Generate the internal reset of 3-machine cycle
No effect
Internal reset signal generation bit
bit4
SPL
0
1
Hold I/O pin state
High-Z
Pin state specification bit
Only in timebase timer, clock and stop mode
bit5
No effect
Change to sleep mode
Sleep mode bit
0
1
STP
bit7
bit6
SLP
0
1
R/W
R/W
R/W
W
W
R/W
W
W
bit2
bit1
CG1 CG0
CPU suspendedcycle number select bit
0
0
1
1
0
1
0
1
Stop mode bit
No effect
Change to stop mode
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......