116
CHAPTER 3 CPU
3.7.4
PLL/subclock control register (PSCCR)
The PLL/subclock control register (PSCCR) is used to switch the subclock frequency
divide ratio (selecting division by 2 or 4) and to set the PLL clock multiplier (division by
1, 2, 3 or 4).
■
PLL/subclock control register (PSCCR)
Figure 3.7-5 PLL/subclock control register (PSCCR)
The register is used to set the subclock frequency divide ratio and to set the PLL clock multiplier.
The PLL clock multiplier can be set to 1, 2, 3, or 4 depending on the combination of the clock select
register (CKSCR: CS0/CS1) and this register (PSCCR: CS2).
This register must always be set in main clock mode.
Table 3.7-2 Functions of PLL/subclock control register (PSCCR)
Reserved
Reserved
SCDS
-
-
-
14
13
12
11
10
9
CS2
-
15
8
bit
(-)
(-)
(-)
(W)
(W)
(W)
(-)
(W)
Read/Write
Address:003F
H
(X)
(X)
(X)
(0)
(0)
(0)
(X)
(0)
Initial value
bit name
Function
bit15
to
bit12
Unused bits
Write: No effect on operation
Read: Read value undefined
bit11
Reserved
Be sure to set this bit to "0".
bit10
SCDS
4-frequency division (8 kHz)
2-frequency division1:(16 kHz)
bit9
Reserved
Be sure to set this bit to "0".
bit8
CS2
Multiplication by 1, 2, 3, or 4 can be set.
Multiplication by 2 or 4 can be set.
Summary of Contents for F2MC-16LX Series
Page 2: ......
Page 3: ...FUJITSU LIMITED F2MC 16LX 16 bit Microcontroller MB90895 series Hardware Manual ...
Page 4: ......
Page 8: ...iv ...
Page 10: ...vi ...
Page 36: ...18 CHAPTER 2 HANDLING DEVICES ...
Page 176: ...158 CHAPTER 3 CPU ...
Page 224: ...206 CHAPTER 5 Timebase timer ...
Page 294: ...276 CHAPTER 8 16 bit reload timer ...
Page 366: ...348 CHAPTER 12 DTP external interrupt ...
Page 398: ...380 CHAPTER 13 8 10 bit A D converter ...
Page 446: ...428 CHAPTER 14 UART0 ...
Page 588: ...570 CHAPTER 17 Address Match Detecting Function ...
Page 626: ...608 CHAPTER 19 512 KBIT FLASH MEMORY ...
Page 676: ...658 APPENDIX Table A 9 3 Bit Operation Instruction Map first byte 6CH ...
Page 678: ...660 APPENDIX Table A 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Page 680: ...662 APPENDIX Table A 9 7 ea Instruction 2 first byte 71H ...
Page 681: ...663 APPENDIX A Instructions Table A 9 8 ea Instruction 3 first byte 72H ...
Page 682: ...664 APPENDIX Table A 9 9 ea Instruction 4 first byte 73H ...
Page 683: ...665 APPENDIX A Instructions Table A 9 10 ea Instruction 5 first byte 74H ...
Page 684: ...666 APPENDIX Table A 9 11 ea Instruction 6 first byte 75H ...
Page 685: ...667 APPENDIX A Instructions Table A 9 12 ea Instruction 7 first byte 76H ...
Page 686: ...668 APPENDIX Table A 9 13 ea Instruction 8 first byte 77H ...
Page 687: ...669 APPENDIX A Instructions Table A 9 14 ea Instruction 9 first byte 78H ...
Page 688: ...670 APPENDIX Table A 9 15 MOVEA RWi ea Instruction first byte 79H ...
Page 689: ...671 APPENDIX A Instructions Table A 9 16 MOV Ri ea Instruction first byte 7AH ...
Page 690: ...672 APPENDIX Table A 9 17 MOVW RWi ea Instruction first byte 7BH ...
Page 691: ...673 APPENDIX A Instructions Table A 9 18 MOV ea Ri Instruction first byte 7CH ...
Page 692: ...674 APPENDIX Table A 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Page 693: ...675 APPENDIX A Instructions Table A 9 20 XCH Ri ea Instruction first byte 7EH ...
Page 694: ...676 APPENDIX Table A 9 21 XCHW RWi ea Instruction first byte 7FH ...
Page 710: ......