![Intel IXP45X Developer'S Manual Download Page 838](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092838.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Time Synchronization
Hardware Assist (TSYNC)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
838
Order Number: 306262-004US
19.5.2
Register Descriptions
09C
SequenceID2/SourceUUID2_High
TS_SrcUUID2Hi
RO
0A0-0BF
Reserved for Channel 3
-
-
0C0-0DF
Reserved for Channel 4
-
-
0E0-0FF
Reserved for Channel 5
-
-
100-11F
Reserved for Channel 6
-
-
120-13F
Reserved for Channel 7
-
-
140-FFF
Unused
-
-
Table 269.
Register Summary
Block
Address
Offset
Address
Register Name
Description
Reset Value
Page
Number
Time Sync Accumulator Register
TS_RSysTimeLo RawSystemTime_Low Register
TS_RSysTimeHI RawSystemTime_High Register
Auxiliary Slave Mode Snapshot Low Register
Auxiliary Slave Mode Snapshot High Register
Auxiliary Master Mode Snapshot Low Register
Auxiliary Master Mode Snapshot High Register
Time Synchronization Channel Control Register
Time Synchronization Channel Event Register
Transmit Snapshot Low Register
Transmit Snapshot High Register
Receive Snapshot High Register
TS_SrcUUID0Lo Source UUID0 Low Register
Sequence Identifier/Source UUID0 High Register
Table 268.
Register Summary Table (Sheet 2 of 2)
Address Offset
paddr[11:0]
Function
Mnemonic
Access