![Intel IXP45X Developer'S Manual Download Page 717](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092717.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
717
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
12.5.14
EXP_INBOUND_ADDR
2
Inpar_en
This specifies if the external master supports generation and
comparison of parity on inbound data transfers
0 = External master does not support parity
1 = External master supports parity
0
RW
1
ArbMask#
This specifies if the Expansion bus arbiter should mask all external
requests so that an external master cannot access the Expansion bus.
This is necessary to allow IXP45X/IXP46X network processors to
perform atomic accesses to Expansion targets. This bit is only used
when the Expansion bus arbiter is enabled.
0 = Mask EX_REQ_N
1 = Do not mask EX_REQ_N
Note:
The ArbMask# bit will also mask EX_REQ_GNT_N
0
RW
0
GrantRemove
Specifies the grant removal protocol for external masters. If this bit is
clear, the external master will never lose grant if that master is
asserting is asserting request.
0 = External master does not lose grant if that master is asserting
request
1 = External master can lose grant in any cycle
0
RW
Register Name:
EXP_INBOUND_ADDR
Physical Address:
0xC4000104 and
from External
Master (See note
below)
Reset Hex Value:
0x00000008
Register Description:
Specifies the upper AHB address for inbound transfers.
Access: See below.
3
1
2
1
2
0
4
3
2
1
0
BaseAddr
(Reserved)
AddrWidth
Register
EXP_MST_CONTROL
Bits
Name
Description
Reset
Value
Access