Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Develepor’s Manual
Order Number: 306262-004US
551
PCI Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
10.5.2.2
Status Register/Control Register
Register Name:
pci_srcr
Block
Base Address:
0xC00000
Offset Address
0x04
Reset Value
0x02a00000
Register Description:
Contains the Command and Status registers as specified in the PCI
2.2 Local Bus Specification
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
DPE
SS
E
RMA
RT
A
ST
A
DE
V
S
E
L
MD
PE
FBBC
UD
F
66
M
H
Z
CLI
(Reserved)
FBBE
SE
R
SC
PE
R
PSE
MW
IE
SC
E
BM
E
MAE
IOAE
Register
pci_srcr (Sheet 1 of 2)
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31
DPE
Detected Parity Error. Set when this device detects a parity error on the
bus even when parity handling is disabled. Writing a 1 to this bit clears it.
0
RW1C
RW1C
30
SSE
Signaled System Error. Set when this device generates a System Error
PCI_SERR_N. Writing a 1 to this bit clears it.
0
RW1C
RW1C
29
RMA
Received Master Abort. Set by this device as a Master when its transaction
terminates due to a master abort (except for special cycles). Writing a 1 to
this bit clears it.
0
RW1C
RW1C
28
RTA
Received Target Abort. Set by this device as a Master when its transaction
is terminated due to a target abort. Writing a 1 to this bit clears it.
0
RW1C
RW1C
27
STA
Signaled Target Abort. Set by this device as a Target when it terminates a
transaction with a target abort. Writing a 1 to this bit clears it.
0
RW1C
RW1C
26:2
5
DEVSEL
Defines the DEVSEL speed for this device. Set to medium.
01
RO
RO
24
MDPE
Master Data Parity Error. Set by this device as a Master if PER (bit 6) is set
and this device either asserted the PCI_PERR_N signal or saw
PCI_PERR_N asserted for one of its data phases.
0
RW1C
RW1C
23
FBBC
Fast Back-to-Back Capable.
1
RO
RO
22
UDF
User Definable Features supported. 0 = not supported
0
RO
RO
21
66MHZ
66MHZ capable. Indicates if this device is capable of 66MHz operation.
1 = 66MHz capable.
1
RO
RW
20
CLI
Capabilities List Indicator, Not supported
0
RO
RO
19:1
0
-
reserved
00
RO
RO
9
FBBE
Fast Back-to-Back Enable. When set to a 1 enables the device to generate
fast back-to-back cycles to different targets as a Master.
0
RW
RW
8
SER
System Error Enable. When set to a 1, enables the PCI_SERR_N output
driver. 0 disables the driver.
0
RW
RW
7
SC
Stepping Control. When set to a 1, enables address stepping on the bus.
This feature not supported.
0
RO
RO
6
PER
Parity Error Response. When set to a 1, enables reporting of parity errors
on PCI_PERR_N. When set to 0, parity errors not reported on PCI_PERR_N
but the DPE bit (bit 31) is still set.
0
RW
RW
5
PSE
Palette Snoop Enable. When set to a 1, enables VGA palette snooping.
This feature not supported.
0
RO
RO