![Intel IXP45X Developer'S Manual Download Page 253](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092253.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
253
Ethernet MACs—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
6.2.15
Transmit Deferral Parameter
6.2.16
Receive Deferral Parameter
6.2.17
Transmit Two Part Deferral Parameters 1
Register Name:
txdefpars
Hex Offset Address:
0xC8009050
Reset Hex Value:
0x00000000
Register
Description:
Transmit/Receive Deferral Parameters
Access: Read/Write.
31
8
7
0
(Reserved)
Transmit Deferral
Register
txdefpars
Bits
Name
Description
31:8
(Reserved)
7:0
Single
deferral
Number of transmit clock cycles (tx_clk) in the transmit deferral period minus
three, when single deferral is used for transmission (Transmit Control[15] = 0).
Register Name:
rxdefpars
Hex Offset Address:
0xC8009054
Reset Hex Value:
0x00000000
Register
Description:
Transmit/Receive Deferral Parameters
Access: Read/Write.
31
8
7
0
(Reserved)
Receive Deferral
Register
rxdefpars
Bits
Name
Description
31:8
(Reserved)
7:0
Receive
Deferral
Number of receive clock cycles (rx_clk) in the receive deferral period minus
three, when checking the Inter Frame Gap for packets received (Receive Control
2[0] = 0).
Register Name:
tx2partdefpars1
Hex Offset Address:
0xC8009060
Reset Hex Value:
0x00000000
Register
Description:
Transmit Two Part Deferral Parameters Register.
Access: Read/Write.
31
8
7
0
(Reserved)
First Deferral Period