Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
11
Contents—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
8.5.14.5 Sent Stall (SST)...................................................................... 320
8.5.14.6 Force Stall (FST)..................................................................... 320
8.5.14.7 Receive FIFO Not Empty (RNE) ................................................. 320
8.5.14.8 Receive Short Packet (RSP)...................................................... 321
8.5.15 UDC Endpoint 13 Control/Status Register ................................................ 321
8.5.15.1 Transmit FIFO Service (TFS)..................................................... 322
8.5.15.2 Transmit Packet Complete (TPC)............................................... 322
8.5.15.3 Flush Tx FIFO (FTF)................................................................. 322
8.5.15.4 Transmit Underrun (TUR)......................................................... 322
8.5.15.5 Bit 4 Reserved........................................................................ 322
8.5.15.6 Bit 5 Reserved........................................................................ 322
8.5.15.7 Bit 6 Reserved........................................................................ 322
8.5.15.8 Transmit Short Packet (TSP) .................................................... 322
8.5.16 UDC Endpoint 14 Control/Status Register ................................................ 323
8.5.16.1 Receive FIFO Service (RFS) ...................................................... 323
8.5.16.2 Receive Packet Complete (RPC) ................................................ 324
8.5.16.3 Receive Overflow (ROF) ........................................................... 324
8.5.16.4 Bit 3 Reserved........................................................................ 324
8.5.16.5 Bit 4 Reserved........................................................................ 324
8.5.16.6 Bit 5 Reserved........................................................................ 324
8.5.16.7 Receive FIFO Not Empty (RNE) ................................................. 324
8.5.16.8 Receive Short Packet (RSP)...................................................... 324
8.5.17 UDC Endpoint 15 Control/Status Register ................................................ 325
8.5.17.1 Transmit FIFO Service (TFS)..................................................... 325
8.5.17.2 Transmit Packet Complete (TPC)............................................... 326
8.5.17.3 Flush Tx FIFO (FTF)................................................................. 326
8.5.17.4 Transmit Underrun (TUR)......................................................... 326
8.5.17.5 Sent STALL (SST) ................................................................... 326
8.5.17.6 Force STALL (FST) .................................................................. 326
8.5.17.7 Bit 6 Reserved........................................................................ 327
8.5.17.8 Transmit Short Packet (TSP) .................................................... 327
8.5.18.1 Interrupt Mask Endpoint x (IMx), where x is 0 through 7.............. 328
8.5.19.1 Interrupt Mask Endpoint x (IMx), where x is 8 through 15 ............ 329
8.5.20.1 Endpoint 0 Interrupt Request (IR0) ........................................... 330
8.5.20.2 Endpoint 1 Interrupt Request (IR1) ........................................... 331
8.5.20.3 Endpoint 2 Interrupt Request (IR2) ........................................... 331
8.5.20.4 Endpoint 3 Interrupt Request (IR3) ........................................... 331
8.5.20.5 Endpoint 4 Interrupt Request (IR4) ........................................... 331
8.5.20.6 Endpoint 5 Interrupt Request (IR5) ........................................... 331
8.5.20.7 Endpoint 6 Interrupt Request (IR6) ........................................... 331
8.5.20.8 Endpoint 7 Interrupt Request (IR7) ........................................... 331
8.5.21.1 Endpoint 8 Interrupt Request (IR8) ........................................... 332
8.5.21.2 Endpoint 9 Interrupt Request (IR9) ........................................... 332
8.5.21.3 Endpoint 10 Interrupt Request (IR10)........................................ 333
8.5.21.4 Endpoint 11 Interrupt Request (IR11)........................................ 333
8.5.21.5 Endpoint 12 Interrupt Request (IR12)........................................ 333
8.5.21.6 Endpoint 13 Interrupt Request (IR13)........................................ 333
8.5.21.7 Endpoint 14 Interrupt Request (IR14)........................................ 333
8.5.21.8 Endpoint 15 Interrupt Request (IR15)........................................ 333
8.5.22 UDC Frame Number High Register .......................................................... 334
8.5.22.1 UDC Frame Number MSB (FNMSB) ............................................ 334
8.5.22.2 Isochronous Packet Error Endpoint 4 (IPE4) ............................... 335
8.5.22.3 Isochronous Packet Error Endpoint 9 (IPE9) ............................... 335
8.5.22.4 Isochronous Packet Error Endpoint 14 (IPE14) ............................ 335