![Intel IXP45X Developer'S Manual Download Page 31](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092031.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
31
Contents—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
80 Latency Example.................................................................................................... 184
81 Branch Instruction Timings (Those Predicted by the BTB) ............................................ 184
82 Branch Instruction Timings (Those not Predicted by the BTB)....................................... 184
83 Data Processing Instruction Timings ......................................................................... 184
84 Multiply Instruction Timings..................................................................................... 185
85 Multiply Implicit Accumulate Instruction Timings ........................................................ 187
86 Implicit Accumulator Access Instruction Timings......................................................... 187
87 Saturated Data Processing Instruction Timings........................................................... 187
88 Status Register Access Instruction Timings ................................................................ 187
89 Load and Store Instruction Timings .......................................................................... 187
90 Load and Store Multiple Instruction Timings............................................................... 188
91 Semaphore Instruction Timings................................................................................ 188
92 CP15 Register Access Instruction Timings.................................................................. 188
93 CP14 Register Access Instruction Timings.................................................................. 188
94 Exception-Generating Instruction Timings ................................................................. 189
95 Count Leading Zeros Instruction Timings................................................................... 189
96 Pipelines and Pipe Stages........................................................................................ 191
97 Processors: Network Processor Functions .................................................................. 222
98 Bus Arbitration Example: Three Requesting Masters ................................................... 226
99 Memory Map ......................................................................................................... 226
100 Register Legend..................................................................................................... 240
101 Ethernet MAC 0 on NPE B........................................................................................ 240
102 Ethernet MAC 1 on NPE B........................................................................................ 241
103 Ethernet MAC 2 on NPE B........................................................................................ 243
104 Ethernet MAC 2 on NPE B........................................................................................ 244
105 Ethernet MAC on NPE A........................................................................................... 246
106 Ethernet MAC on NPE C .......................................................................................... 247
107 Endpoint Configuration: Universal Serial Bus Device Controller..................................... 280
108 USB States............................................................................................................ 281
109 Endpoint Field Addressing ....................................................................................... 283
110 IN, OUT, and SETUP Token Packet Format................................................................. 284
111 SOF Token Packet Format ....................................................................................... 284
112 Data Packet Format................................................................................................ 285
113 Handshake Packet Format ....................................................................................... 285
114 Bulk Transaction Formats........................................................................................ 286
115 Isochronous Transaction Formats ............................................................................. 286
116 Control Transaction Formats.................................................................................... 286
117 Interrupt Transaction Formats ................................................................................. 287
118 Host Device Request Summary ................................................................................ 288
119 Register Legend..................................................................................................... 290
120 USB-Device Register Descriptions............................................................................. 290
121 Configuration Controls ............................................................................................ 363
122 Register Legend..................................................................................................... 364
123 Interface Register Sets ........................................................................................... 365
124 Host Capability Registers ........................................................................................ 366
125 Identification Register Fields.................................................................................... 367
126 HWGENERAL – General Hardware Parameters: Fields.................................................. 368
127 HWHOST – Host Hardware Parameters...................................................................... 368
128 HWDEVICE – Device Hardware Parameters................................................................ 369
129 HWTXBUF – TX Buffer Hardware Parameters.............................................................. 369
130 HWRXBUF – RX Buffer Hardware Parameters ............................................................. 370
131 HCSPARAMS – Host Control Structural Parameters ..................................................... 371
132 HCCPARAMS – Host Control Capability Parameters ..................................................... 372
133 DCCPARAMS - Device Control Capability Parameters ................................................... 373
134 USBCMD – USB Command Register .......................................................................... 374