![Intel IXP45X Developer'S Manual Download Page 855](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092855.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
855
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.23 SequenceID/SourceUUID_High Register (Per Channel)
When a Delay_Req message in Master mode, or a Sync message in Slave mode, is
received, the source UUID and the sequence ID of the message are captured.
§ §
Register Name:
TS_SrcUUIDHi
Block
Base Address:
RegBlockAddress
Offset Address
0x05C*
Reset Value
0x0
Register Description:
Sequence Identifier/Source UUID0 High Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
SequenceID[15:0]
SourceUUID_High[47:32]
*Address offsets per channel…
Channel 0 = 0x05C
Channel 1 = 0x07C
Channel 2 = 0x09C
Register
TS_SrcUUIDHi
Bits
Name
Description
Reset
Value
Access
31:1
6
SequenceID
The sequence ID is located in bytes 72 and 73 of the Ethernet message, and is
captured in this register in bit locations [31:16].
0
RO
15:0
SourceUUID_
High
This register contains the upper 16 bits (bits 47:32) of the source UUID in bit
locations [15:0].
0
RO