![Intel IXP45X Developer'S Manual Download Page 12](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092012.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Contents
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
12
Order Number: 306262-004US
8.5.22.5 Start of Frame Interrupt Mask (SIM) .......................................... 335
8.5.22.6 Start of Frame Interrupt Request (SIR) ...................................... 335
8.5.23 UDC Frame Number Low Register ........................................................... 336
8.5.24 UDC Byte Count Register 2 .................................................................... 337
8.5.24.1 Endpoint 2 Byte Count (BC[7:0])............................................... 337
8.5.25.1 Endpoint 4 Byte Count (BC[7:0])............................................... 338
8.5.26.1 Endpoint 7 Byte Count (BC[7:0])............................................... 339
8.5.27.1 Endpoint 9 Byte Count (BC[7:0])............................................... 339
8.5.28.1 Endpoint 12 Byte Count (BC[7:0]) ............................................. 340
8.5.29.1 Endpoint 14 Byte Count (BC[7:0]) ............................................. 341
8.5.30 UDC Endpoint 0 Data Register ................................................................ 341
8.5.31 UDC Data Register 1 ............................................................................. 342
8.5.32 UDC Data Register 2 ............................................................................. 343
8.5.33 UDC Data Register 3 ............................................................................. 343
8.5.34 UDC Data Register 4 ............................................................................. 344
8.5.35 UDC Data Register 5 ............................................................................. 345
8.5.36 UDC Data Register 6 ............................................................................. 345
8.5.37 UDC Data Register 7 ............................................................................. 346
8.5.38 UDC Data Register 8 ............................................................................. 346
8.5.39 UDC Data Register 9 ............................................................................. 347
8.5.40 UDC Data Register 10 ........................................................................... 348
8.5.41 UDC Data Register 11 ........................................................................... 348
8.5.42 UDC Data Register 12 ........................................................................... 349
8.5.43 UDC Data Register 13 ........................................................................... 349
8.5.44 UDC Data Register 14 ........................................................................... 350
8.5.45 UDC Data Register 15 ........................................................................... 351
USB 2.0 Host Controller ..........................................................................................352
9.1
Block Diagram................................................................................................. 355
Block Diagram ........................................................................ 358
Microprocessor Interface .......................................................... 359
DMA Engine............................................................................ 360
Dual Port RAM Controller .......................................................... 361
Protocol Engine ....................................................................... 361
Port Controller ........................................................................ 362
System Bus Interface............................................................... 363
Configuration Constants ........................................................................ 363