![Intel IXP45X Developer'S Manual Download Page 697](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092697.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
697
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
12.4.5.10 Eight-Word Inbound Read with Master Wait States
The above timing diagram shows a 8-word read with master introduced wait states.
The Expansion bus controller uses EX_ADDR[4:2] to determine which word is read from
its data fifo. The master can also stop the data burst in any cycle after EX_WAIT_N is
deasserted. In the above timing diagram, the external master drives EX_ADDR to X on
cycles 5,7,9, and 10; the master is allowed to drive EX_ADDR to X since EX_WAIT_N
was deasserted and because there was not a NOP in the previous cycle. If the external
master chose to insert a NOP cycle, it cannot drive EX_ADDR to X on the cycle following
the NOP cycle.
Figure 159. Eight-Word Inbound Read with Master Wait States
B4457-01
EX_ CLK
- 0 -
- 1 -
- 2 -
- 3 -
- 4 -
- 5 -
- 6 -
- 7 -
- 8 -
- 9 -
EX_ IXPCS_N
EX_ ADDR
EX_RD_N
EX_WR_N
EX_BE_N
EX_ BURST
EX_ WAIT_N
EX_ DATA
EX_ PARITY
STATE
- 10 -
- 11 -
- 12 -
- 13 -
ADDR0
PAR0
DATA0
IDLE
NOP
DATA0
IDLE
WAIT
ADDR1
DATA1
PAR1
ADDR2
DATA2
PAR2
ADDR7
DATA7
PAR7
DATA1
DATA1
DATA2
DATA2
DATA7
DATA7