![Intel IXP45X Developer'S Manual Download Page 813](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092813.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
813
Interrupt Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
17.6.2
Interrupt Enable Register
17.6.3
Interrupt Select Register
Register Name:
INTR_EN
Physical Address:
0xC800 3004
Reset Hex Value:
0x00000000
Register
Description:
Provides enables for the interrupts. This register allows the Intel XScale
®
Processor to
disable interrupts from selected blocks.
To enable an interrupt, a 1 is written into corresponding bit, to disable it, a 0 is written.
Access: Read/Write.
31
0
Interrupt Enables[31:0]
Register Name:
INTR_EN2
Physical Address:
0xC800 3024
Reset Hex Value:
0x00000000
Register
Description:
Provides enables for the interrupts. This register allows the Intel XScale
®
Processor to disable interrupts
from selected blocks.
To enable an interrupt, a 1 is written into corresponding bit, to disable it, a 0 is written.
Access: Read/Write.
31
0
Interrupt Enables[63:32]
Register Name:
INTR_SEL
Physical Address:
0xC800 3008
Reset Hex Value:
0x00000000
Register
Description:
This register decides if an interrupt is to be presented to the Intel XScale
®
Processor as an
FIQ or an IRQ. If a bit corresponding to an interrupt is set (to 1), that interrupt is presented
as a FIQ. If the bit is reset to 0, the interrupt is presented as an IRQ.
Access: Read/Write.
31
0
Interrupt Selects[31:0]
Register Name:
INTR_SEL2
Physical Address:
0xC800 3028
Reset Hex Value:
0x00000000
Register
Description:
This register decides if an interrupt is to be presented to the Intel XScale
®
Processor as an
FIQ or an IRQ. If a bit corresponding to an interrupt is set (to 1), that interrupt is presented
as a FIQ. If the bit is reset to 0, the interrupt is presented as an IRQ.
Access: Read/Write.
31
0
Interrupt Selects[63:32]