![Intel IXP45X Developer'S Manual Download Page 565](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092565.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Develepor’s Manual
Order Number: 306262-004US
565
PCI Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
10.5.3.10 PCI Controller Interrupt Enable Register
10.5.3.11 DMA Control Register
Register Name:
pci_inten
Block
Base Address:
0xC00000
Offset Address
0x24
Reset Value
0x00000000
Register Description:
Interrupt enables for the interrupt status bits in the pci_isr register.
Set to a 1 to enable the particular interrupt.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
PDB
ADB
PA
D
C
AP
DC
AH
B
E
PPE
PFE
PS
E
Register
pci_inten
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:8
reserved
reserved – read as 0
0x0000
00
RO
RO
7
PDB
PCI Doorbell interrupt enable.
0
RO
RW
6
ADB
AHB Doorbell interrupt enable.
0
RO
RW
5
PADC
PCI-to-AHB DMA Complete interrupt enable.
0
RO
RW
4
APDC
AHB-to-PCI DMA Complete interrupt enable.
0
RO
RW
3
AHBE
AHB Error indication interrupt enable.
0
RO
RW
2
PPE
PCI Parity Error interrupt enable.
0
RO
RW
1
PFE
PCI Fatal Error interrupt enable.
0
RO
RW
0
PSE
PCI System Error interrupt enable.
0
RO
RW
Register Name:
pci_dmactrl
Block
Base Address:
0xC00000
Offset Address
0x28
Reset Value
0x00000000
Register Description:
Control and status for the DMA Controller channels.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
PA
D
E
1
PA
D
C
1
PA
D
E
0
PA
D
C
0
(Reserved)
PA
D
C
E
N
APDE1
AP
DC1 APDE0
AP
DC0 (Rsv’d)