![Intel IXP45X Developer'S Manual Download Page 845](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092845.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
845
Time Synchronization Hardware Assist (TSYNC)—Intel
®
IXP45X and Intel
®
IXP46X Product
Line of Network Processors
19.5.2.10 TargetTime_Low Register
19.5.2.11 TargetTime_High Register
Register Name:
TS_TrgtLo
Block
Base Address:
RegBlockAddress
Offset Address
0x028
Reset Value
0x0
Register Description:
TargetTime_Low Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
TargetTime_Low[31:0]
Register
TS_TrgtLo
Bits
Name
Description
Reset
Value
Access
31:0
TargetTime_
Low
The Target Time register set contains 64 bits of a time value. When the
system time is greater than or equal to the target time value, an interrupt is
generated to the Host on the ts_intreq signal if the ttm bit in the Time Sync
Control register is set.
For more information about the Target Time interrupt, see
“Time Sync Control Register” on page 839
.
0
RW
Register Name:
TS_TrgtHi
Block
Base Address:
RegBlockAddress
Offset Address
0x028
Reset Value
0x0
Register Description:
TargetTime_High Register
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
TargetTime_Low[31:0]
Register
TS_TrgtLo
Bits
Name
Description
Reset
Value
Access
31:0
TargetTime_
High
The Target Time register set contains 64 bits of a time value. When the
system time is greater than or equal to the target time value, an interrupt is
generated to the Host on the ts_intreq signal if the ttm bit in the Time Sync
Control register is set.
For more information about the Target Time interrupt, see
“Time Sync Control Register” on page 839
.
0
RW