Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Revision History
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
36
Order Number: 306262-004US
Revision History
Date
Revision
Description
August 2006
004
: Updated the number of supported SMII
ports from six to three. (CCR 1977120)
: Updated endian operation information (CCR1973155)
: Updated notes (CCR1975264)
,
, and
: Added clarifying
information regarding the MDI Interface (CCR1970478)
: Updated software read/write information (CCR1977819)
: Updated initialization information
: Updated overview paragraph (CCR2076121)
: Clarified software disable feature (CCR1976679)
: Updated GPIO example (CCR2039084)
: Added note to clarify SCL operation (CCR2002036)
Removed SS-SMII references since this feature is not supported (CCR1980266)
Updated ‘Intel® XScale Core’ references to be ‘Intel XScale
®
Processor’. Only the
terminology used in the document has changed.
Incorporated specification changes, specification clarifications and document
changes from the Intel
®
IXP4XX Product Line of Network Processors Specification
Update (306428-004 and 306428-005)
August 2005
003
: Corrected number of PMU 32-bit event counters to 4. [SCR4324]
: Corrected UTP_OP_ADDR and UTP_IP_ADDR values in
UTOPIA polling illustrations. [SCR4323]
: Clarified MCU behavior when ECC disabled. [SCR4303]
: Added new description and figures for using I/O wait.
: Corrected multiple text references for NPE A (interrupt
0), NPE B (interrupt 1), and NPE C (interrupt 2). [SCR4322]
: Added descriptions for MCU PMU event programming.
through
: Corrected physical address values for ESR0,
ESR1, PSR, PMR, PECx, and PMSR. [SCR4299]
: Clarified MCU event types (0 = page miss, 1 = page hit)
: Added new section:
“Theory of Operation (Auxiliary Snapshots)”
.
: Added new section:
May 2005
002
Added support for Intel
®
IXP455 Network Processor, including
and
Reordered chapters 6-28 to align with
topic order. See the Intel
®
IXP4XX Product Line of Network Processors Specification Update for chapter
numbering from/to list.
Chapter 12.0, “Expansion Bus Controller”
changed text from IXP4XX processor to
IXP425 processor.
Chapter 13.0, “HSS Coprocessor”
corrected signal names in certain timing diagrams
(change bars in figure title only).
Chapter 18.0, “Operating System Timer”
added note about predictable operation of
reload register.
Chapter 20.0, “Synchronous Serial Port”
enhanced descriptions of EFWR, STRF, RFL,
TFL, and ROR bits.
March 2005
001
Initial release of document.