![Intel IXP45X Developer'S Manual Download Page 312](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092312.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 1.1 Device
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
312
Order Number: 306262-004US
8.5.10.3
Flush Tx FIFO (FTF)
The Flush Tx FIFO bit triggers a reset for the endpoint’s transmit FIFO. The Flush Tx
FIFO bit is set when software writes a 1 to it or when the host performs a
SET_CONFIGURATION or SET_INTERFACE.
The bit’s read value is 0.
8.5.10.4
Transmit Underrun (TUR)
The transmit underrun bit is be set if the transmit FIFO experiences an underrun. When
the UDC experiences an underrun, UDCCS8[TUR] generates an interrupt.
UDCCS8[TUR] is cleared by writing a 1 to it.
8.5.10.5
Bit 4 Reserved
Bit 4 is reserved for future use.
8.5.10.6
Bit 5 Reserved
Bit 5 is reserved for future use.
8.5.10.7
Bit 6 Reserved
Bit 6 is reserved for future use.
8.5.10.8
Transmit Short Packet (TSP)
Software uses the transmit short packet to indicate that the last byte of a data transfer
has been sent to the FIFO. This indicates to the UDC that a short packet or zero-sized
packet is ready to transmit. Software should always check TSP after loading a packet to
determine if more data can be loaded.
Software must not set this bit if a packet of 256 bytes is to be transmitted. When the
data packet is successfully transmitted, this bit is cleared by the UDC.
Register Name:
UDCCS8
Hex Offset Address:
0 x C800 B030
Reset Hex Value:
0 x 00000001
Register
Description:
Register Description: Universal Serial Bus Device Controller Endpoint 8Control and Status
Register
Access: Read/Write
Bits
31
8
7
6
5
4
3
2
1
0
(Reserved)
TS
P
(Rs
vd)
(Rs
vd)
(Rs
vd)
TUR
FT
F
TP
C
TFS
0
0
0
0
0
0
0
1
Resets (Above)