![Intel IXP45X Developer'S Manual Download Page 949](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092949.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
949
AHB Queue Manager (AQM)—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
27.6.17
Queue SRAM Error Data Register
27.6.18
Queue SRAM Error Address/Control Register
The only field to be implemented in this register is the error ‘E’, field. The other fields
are reserved.
27.7
Error/Abnormal Conditions
Parity errors are abnormal once the queues have been initialized, and are fatal. Parity
errors may come about because of uninitialized operation, or soft errors. Errors due to
uninitialized operation are due to an incorrect software initialization flow. Soft errors
are an unavoidable consequence of cosmic rays and background radiation and are
extremely infrequent, however a single event upset is fatal to the temporary operation
of the AQM and is not recoverable in the general case.
§ §
Register Name:
QUEDATAERR
Block
Base Address:
0x0464
Offset Address
+ 4n
Reset Value
Not Applicable
Register Description:
Queue SRAM Parity Error Data Register.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Data Read
Register
QUEDATAERR
Bits
Name
Description
Reset
Value
Access
31:0
Data Read
The value of the data read from the SRAM when the parity error occurred
U
RO
Register Name:
QUEADDERR
Block
Base Address:
0x0460
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue SRAM Parity Error Address and Control Register.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
E
(Reserved)
Register
QUEADDERR
Bits
Name
Description
Reset
Value
Access
31:1
7
(Reserved)
0
16
Error
When a parity error occurs, the AQM will assert its parity output,
capture the operation which caused the parity error and set this bit.
Writing this bit to a zero via software clears the condition. The value of
the address, parity and data fields are stable so long as this bit
remains set. This bit is connected to the aqm_parity_error port.
0
RW
15:0
(Reserved)
0