![Intel IXP45X Developer'S Manual Download Page 689](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092689.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
689
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
Figure 149. Multiple IXP45X/IXP46X network processors Connected Back-to-Back
Notes:
1.
The IXP45X/IXP46X network processors cannot perform an outbound burst transfer to another processor, thus the
ex_burst pin for processor-to-processor transfers must be low. If there are no other masters on the exp bus besides the
two IXP45X/IXP46X network processors, it is not necessary to tie an address bit to ex_burst. In this case, ex_burst can
be tied to vss. If there are other masters on the exp bus, tie an address pin that will always be zero to ex_burst.
2.
Board pull-ups exist for these pins (ex_rdy_n may have pull-downs dependent on the programmed polarity of these
pins). For ex_cs_n, all bits have board pull-ups. CS 1 and 2 are arbitrary. Each of the IXP45X/IXP46X network processors
can be on any CS (although not the same CS) except for CS 0, which is flash used for boot.
B4437-02
EX_ALE
EX_ADDR[24:0]
EX_BE_N[3:0]
EX_CLK
EX_CS_N[7:0] ***
EX_DATA[31:0]
EX_GNT_REQ_N
EX_GNT_N[3:1]
EX_IOWAIT_N
EX_SLAVE_CS_N
EX_PARITY[3:0]
EX_RD_N
EX_RDY_N[3:0] ***
EX_REQ_GNT_N
EX_REQ_N[3:1] ***
EX_BURST *
EX_WAIT_N
EX_WR_N
EX_ALE
EX_ADDR[24:0]
EX_BE_N[3:0]
EX_CLK
EX_CS_N[7:0] ***
EX_DATA[31:0]
EX_GNT_REQ_N
EX_GNT_N[3:1]
EX_IOWAIT_N
EX_SLAVE_CS_N
EX_PARITY[3:0]
EX_RD_N
EX_RDY_N[3:0] ***
EX_REQ_GNT_N
EX_REQ_N[3:1] ***
EX_BURST *
EX_WAIT_N
EX_WR_N
G
G
F
F
E
E
D
D
B
(EX_CS_N[2])
B
(EX_CS_N[2])
C
(EX_CS_N[1])
C
(EX_CS_N[1])
A
A
A
EX_ADDR[23] *
External Clk source
In
te
l
®
I
X
P
4
6X
E
x
p
a
ns
io
n
Bu
s
I
n
te
rf
a
c
e
IXP
4
6
X
I,
C
S
[1
],
I
N
T
E
R
N
A
L
AR
B
In
te
l
®
I
X
P
4
6X
E
x
p
a
n
s
io
n
Bu
s
I
n
te
rfa
c
e
IX
P
4
6
X
II
, C
S
[2
],
EX
T
E
R
N
AL
A
R
B
MA
S
T
E
R
0