![Intel IXP45X Developer'S Manual Download Page 767](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092767.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
767
Universal Asynchronous Receiver-Transmitter (UART)—Intel
®
IXP45X and Intel
®
IXP46X
Product Line of Network Processors
14.5.7
FIFO Control Register
FCR is a write-only register that is located at the same address as the IIR. (IIR is a
read-only register.) FCR enables/disables the transmitter/receiver FIFOs, clears the
transmitter/receiver FIFOs, and sets the receiver FIFO trigger level.
Table 251.
UART IDD Bit Mapping
Interrupt ID Bits
Interrupt SET/RESET Function
3
2
1
0
Priority
Type
Source
RESET Control
0
0
0
1
-
None
No Interrupt is pending
-
0
1
1
0
Highest
Receiver Line Status
Overrun Error, Parity Error,
Framing Error, Break Interrupt
Reading the Line Status Register.
0
1
0
0
Second-
Highest
Received Data
Available.
Non-FIFO mode: Receive Buffer
is full.
FIFO mode: Trigger level was
reached.
Non-FIFO mode: Reading the
Receiver Buffer Register.
FIFO mode: Reading bytes until
Receiver FIFO drops below trigger
level or setting RESETRF bit in FCR
register.
1
1
0
0
Second-
Highest
Character Time-out
indication.
FIFO Mode only: At least 1
character is in receiver FIFO and
there was no activity for a time
period.
Reading the Receiver FIFO or
setting RESETRF bit in FCR register.
0
0
1
0
Third-
Highest
Transmit FIFO Data
Request
Non-FIFO mode: Transmit
Holding Register Empty
FIFO mode: Transmit FIFO has
half or less than half data.
Reading the IIR Register (if the
source of the interrupt) or writing
into the Transmit Holding Register.
Reading the IIR Register (if the
source of the interrupt) or writing
to the Transmitter FIFO.
0
0
0
0
Fourth-
Highest
Modem Status
Clear-to-Send, Data Set Ready,
Ring Indicator, Received Line
Signal Detect
Reading the Modem Status
Register.
Register Name:
FCR
Hex Offset Address:
0xC800 X008
Reset Hex Value:
0x00000000
Register
Description:
FIFO Control Register
Access: Write Only.
31
8
7
6
5
3
2
1
0
(Reserved)
ITL
(Rsvd)
RE
SET
T
F
RESE
TRF
TRFI
FO
E