![Intel IXP45X Developer'S Manual Download Page 643](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092643.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
643
Memory Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
11.6.10
ECC Test Register ECTST
This register allows testing between the ECC logic and the memory subsystem (
). To test error handling software, the programmer writes this
register with a non-zero masking function. Any subsequent writes to memory stores a
masked version of the computed ECC. Therefore, any subsequent reads to these
locations result in an ECC error.
Register Name:
ECC Test Register - ECTST
Hex Offset Address:
CC00 E530H
Reset Hex Value:
0x0000 0000H
Register Description:
ECC Test Register
Access: See below.
31
08 07
0
(Reserved)
Register
ECC Test Register - ECTST
Bits
Name
Description
Default
Access
31:0
8
(Reserved)
00 0000H
RO
07:0
0
ECC Mask: 8-bit ECC mask. Each bit of the generated ECC is XORed
with the appropriate bit in this mask field before the ECC is stored into
memory. See
00H
RW