![Intel IXP45X Developer'S Manual Download Page 798](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092798.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Performance Monitoring
Unit (PMU)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
798
Order Number: 306262-004US
16.7
Event Mapping
There are two connections to the PMU for monitoring the AHB system busses, one is on
the North bus and the other on the South bus.
and
show the PMU
device mapping onto the two busses.
Register
PMSR
Bits
Name
Description
Reset
Value
Access
31
South
Error
When set, the South AHB fields have captured an AHB error and these
fields are “stuck” at the first error condition. To clear the error, write a
‘1’ to this bit.
0
RW1C
30
North
Error
When set, the North AHB fields have captured an AHB error and these
fields are “stuck” at the first error condition. To clear the error, write a
‘1’ to this bit.
0
RW1C
29:2
0
Reserved
19:1
6
MPI
Indicates which of the ports on the MPI was previously accessing the
MCU
0x0
RO
15:1
2
PSS
Indicates which of the Slaves on ARBS was previously accessed the
AHBS
In the case of an address out-of-range error, this field is 0xF.
0x0
RO
11:8
PSN
Indicates which of the Slaves on ARBN was previously accessed the
AHBN
In the case of an address out-of-range error, this field is 0xF.
0x0
RO
7:4
PMS
Indicates which of the Masters on ARBS was previously accessing the
AHBS
0x0
RO
3:0
PMN
Indicates which of the Master on ARBN was previously accessing the
AHBN
0x0
RO
Table 258.
AHB North PMU Mapping
PMU Device #
Name
Master
Slave
Retry
Split
0
NPE-A
Y
N
Y
Y
1
NPE-B
Y
N
Y
Y
2
NPE-C
Y
N
Y
Y
3
MCU
N
Y
N
N
4
AHB Bridge
N
Y
N
Y
Table 259.
AHB South PMU Mapping
PMU Device #
Name
Master
Slave
Retry
Split
0
XScale BIU
Y
N
Y
Y
1
PCI
Y
Y
Y
N
2
AHB Bridge
Y
N
Y
Y
3
Expansion Bus
Y
Y
Y
Y
4
USBH
Y
Y
Y
N
5
MCU
N
Y
N
N