![Intel IXP45X Developer'S Manual Download Page 249](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092249.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
249
Ethernet MACs—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
6.2.7
Transmit Control 1
6.2.8
Transmit Control 2
Register Name:
txctrl1
Hex Offset Address:
0xC8009000
Reset Hex Value:
0x00000000
Register
Description:
Transmit Control Register
Access: Read/Write.
31
7
6
5
4
3
2
1
0
(Reserved)
MII CFG
2PR
T
DE
F
A
PP FCS
PA
D
E
N
RE
T EN
HAL
FDUP
TX E
N
Register
txctrl1
Bits
Name
Description
31:7
(Reserved)
6
MII config
0 = Configures the PHY interface as a MII.
5
Two-part
deferral
1 = Causes the optional two part deferral to be used.
4
Append FCS
1 = Causes FCS to be computed and appended to transmit frames before they
are sent to the PHY.
3
Pad enable
1 = Causes transmit frames less than to minimum frame size to be padded
before they are sent to the PHY.
2
Retry enable
1 = Causes transmit frames to be retried until the maximum retry limit shown in
the Transmit Control 2 Register is reached, when collisions occur.
1
Half duplex
1 = Half-duplex operation
0 = Full-duplex
0
Transmit
enable
1 = Causes transmission to be enabled.
Register Name:
txcrtl2
Hex Offset Address:
0xC8009004
Reset Hex Value:
0x00000000
Register
Description:
Transmit Control Register
Access: Read/Write.
31
4
3
0
(Reserved)
Maximum
Retries
Register
txcrtl2
Bits
Name
Description
4:31
(Reserved)
3:0
Maximum retries
Maximum number of retries for a packet when collisions occur.