![Intel IXP45X Developer'S Manual Download Page 32](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092032.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Contents
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
32
Order Number: 306262-004US
135 USBSTS – USB Status ............................................................................................. 376
136 USBINTR – USB Interrupt Enable.............................................................................. 377
137 FRINDEX – USB Frame Index ................................................................................... 379
138 PERIODICLISTBASE - Host Controller Frame List Base Address ..................................... 380
139 ASYNCLISTADDR - Host Controller Next Asynchronous Address .................................... 380
140 BURSTSIZE - Host Controller Embedded TT Async. Buffer Status .................................. 381
141 PORTSCx - Port Status Control[1:8] .......................................................................... 383
142 USBMODE - USB Device Mode .................................................................................. 387
143 Typ Field Value Definitions....................................................................................... 389
144 Next Schedule Element Pointer................................................................................. 393
145 iTD Transaction Status and Control ........................................................................... 393
146 iTD Buffer Pointer Page 0 (Plus)................................................................................ 394
147 iTD Buffer Pointer Page 1 (Plus)................................................................................ 394
148 iTD Buffer Pointer Page 2 (Plus)................................................................................ 395
149 iTD Buffer Pointer Page 3-6...................................................................................... 395
150 Next Link Pointer.................................................................................................... 396
151 Endpoint and Transaction Translator Characteristics .................................................... 396
152 Micro-Frame Schedule Control.................................................................................. 397
153 siTD Transfer Status and Control .............................................................................. 397
154 Buffer Page Pointer List (Plus) .................................................................................. 398
155 siTD Back Link Pointer............................................................................................. 399
156 qTD Next Element Transfer Pointer (DWord 0)............................................................ 400
157 qTD Alternate Next Element Transfer Pointer (DWord 1) .............................................. 400
158 qTD Token (DWord 2) ............................................................................................. 401
159 qTD Buffer Pointer(s) (DWords 3-7) .......................................................................... 403
160 Queue Head DWord 0 ............................................................................................. 405
161 Endpoint Characteristics: Queue Head DWord 1.......................................................... 405
162 Endpoint Capabilities: Queue Head DWord 2 .............................................................. 406
163 Current qTD Link Pointer ......................................................................................... 407
164 Host-Controller Rules for Bits in Overlay (DWords 5, 6, 8 and 9) ................................... 408
165 FSTN Normal Path Pointer Signals............................................................................. 409
166 FSTN Back Path Link Pointer Signals ......................................................................... 409
167 Default Values of Operational Register Space ............................................................. 410
168 Default Port Routing Depending on EHCI HC CF Bit ..................................................... 412
169 Port Power Enable Control Rules ............................................................................... 415
170 Behavior During Wake-Up Events ............................................................................. 418
171 Example Worst-Case Transaction Timing Components ................................................. 421
172 Operation of FRINDEX and SOFV (SOF Value Register) ................................................ 424
173 Asynchronous Schedule State Machine Transition Actions............................................. 437
174 Typical Low- /Full-Speed Transaction Times ............................................................... 437
175 NakCnt Field Adjustment Rules................................................................................. 439
176 Actions for Park Mode, Based on Endpoint Response and Residual Transfer State ............ 448
177 Example Periodic Reference Patterns for Interrupt Transfers with 2-ms Poll Rate............. 451
178 Ping Control State Transition Table ........................................................................... 452
179 Ping State Encoding ................................................................................................ 452
180 Interrupt IN/OUT Do Complete Split State Execution Criteria ........................................ 467
181 Initial Conditions for OUT siTD's TP and T-count Fields................................................. 475
182 Transaction Position (TP)/Transaction Count (T-Count) Transition Table ......................... 475
183 Summary siTD Split Transaction State....................................................................... 478
184 Example Case 2a - Software Scheduling siTDs for an IN Endpoint ................................. 480
185 Summary of Transaction Errors ................................................................................ 483
186 Summary Behavior of EHCI Host Controller on Host System Errors................................ 486
187 Standard EHCI vs. EHCI with Embedded Transaction Translator .................................... 487
188 Condition vs. Emulate TT Response........................................................................... 489
189 PCI Target Interface Supported Commands................................................................ 498